MC100LVEP34
http://onsemi.com
7
There are two distinct functional relationships between the Master Reset and Clock:
CASE 1: If the MR is de−asserted (H−L), while the Clock is still high, the
outputs will follow the second ensuing clock rising edge.
CLK
Q0
Q1
Q2
EN
The EN signal will “freeze” the internal divider flip−flops on the first falling edge of CLK after its assertion. The interna
divider flip−flops will maintain their state during the freeze. When EN is deasserted (LOW), and after the next falling edg
of CLK, then the internal divider flip−flops will “unfreeze” and continue to their next state count with proper phase rela
tionships.
Disabled
Enabled
MR
CLK
Q0
Q1
Q2
EN
Internal Clock
Disabled
Internal Clock
Enabled
MR
CASE 2: If the MR is de−asserted (H−L), after the Clock has transitioned low, the
outputs will follow the third ensuing clock rising edge.
CASE 1 CASE 2
Figure 2. Timing Diagrams
CLOCK
OUTPUT
MR
T
RR
CLOCK
OUTPUT
MR
T
RR
Figure 3. Reset Recovery Time