Recommended Circuit Design Parameters
LSTTL-to- TTL-to-
Parameter Symbol LSTTL LSTTL Units Comments Fig. Note
Input
Logic Low Output V
OL
(A) 0.5 0.4 V Maximum
Voltage – Input Gate
Supply Voltage – Input V
CC1
5.0 5.0 V ± 5%
Input Resistor R
IN
360 180 Ω ± 5% 8a
430 200 8b
Input Current I
F
8 16 mA Nominal
Input Current Range I
F
6.75–10 14.0–20 mA 8a
14.5–20 8b
Output
Logic Low Output V
OL
(B) 0.5 0.5 V Maximum
Voltage – HCPL-2503
Supply Voltage – Output V
CC2
5.0 5.0 V ± 5%
Pull-Up Resistor R
L
20 8.2 kΩ ± 5% 11
Required Current Sink I
OL
0.61 1.0 mA Worst Case V
CC
, 12
for Logic Low (max) R
L
, I
IL
(B)
HCPL-2503 Current CTR 11 9 % Minimum T
A
= 0˚C to
Transfer Ratio +70°C
Logic Low Output I
OL
0.74 1.26 mA Worst Case V
CC
, CTR, I
F
8a 13
Current – HCPL-2503
(min)
1.30
T
A
= 0
°
C to +70
°
C
8b
Data Rate f
D
250 250 kb/s NRZ, T
A
= 25°C 14
For product information and a complete list of distributors, please go to our website: www.avagotech.com
Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies Limited in the United States and other countries.
Data subject to change. Copyright © 2007 Avago Technologies Limited. All rights reserved.
AV02-0520EN - June 15, 2007
Notes:
10. The inverting circuit has higher power consumption and must use open collector gates on the input.
11. The load resistor R
L
must be large enough to guarantee logic LOW and small enough to guarantee logic HIGH under worst case conditions:
V
CC
(max) – V
OL
V
CC
(min) – V
IH
(B)
I
OL
(2503) – I
IL
(B) I
OH
(2503) – I
IH
(B)
The selection of R
L
is the same for both inverting and non-inverting circuits.
12. The maximum current sink required for logic LOW is:
I
OL
(max) = I
IL
(B) (max) + I
R
(max)
where I
R
is the current through R
L
.
13. The ratio of I
OL
(min) to I
OL
(max) gives the design margin for CTR degradation. See Application Note 1002.
14. The maximum data rate is dened as:
1
f
D
= bits/second NRZ
t
PHL
+ t
PLH
≤ R
L
≤