CS5510/11/12/13
DS337F4 7
SWITCHING CHARACTERISTICS - CS5510/12
(T
A
= 25° C; V+ = 5 V ±5%; V- = 0 V; Input Levels: Logic 0 = 0 V, Logic 1 = V+; C
L
= 50 pF)
Notes: 20. Device parameters are specified with 32.768 kHz clock; however, clocks up to 130 kHz (CS5510) or
200 kHz (CS5512) can be used for increased throughput. Higher clock rates will result in degraded
linearity specifications, as shown in Figures 14 and 15.
21. Specified using 10% and 90% points on waveform of interest. Output loaded with 50 pF.
22. On the CS5510/12, the serial clock input (SCLK) provides the master clock to operate the converter as
well as the serial data clock used to read conversion data. If SCLK is held high (logic 1) for t
SLP
or longer,
the CS5510/12 enters sleep. To exit from sleep mode, SCLK must be held low (logic 0) for t
WAKE
or
longer.
Parameter Symbol Min Typ Max Unit
Master Clock Timing
Master Clock Frequency (CS5510) (Note 20) SCLK 10 32.768 130 kHz
Master Clock Frequency (CS5512) (Note 20) SCLK 10 32.768 200 kHz
Master Clock Duty Cycle 40 - 60 %
Rise Times (Note 21)
CSB
SCLK
SDO
t
rise
-
-
-
-
-
50
1.0
10
-
µs
µs
ns
Fall Times (Note 21)
CSB
SCLK
SDO
t
fall
-
-
-
-
-
50
1.0
10
-
µs
µs
ns
Serial Port Timing
Serial Clock Frequency (CS5510) (Note 22) SCLK 10 32.768 130 kHz
Serial Clock Frequency (CS5512) (Note 22) SCLK 10 32.768 200 kHz
SCLK High to Enter Sleep (Note 22) t
SLP
200 - 2000 µs
SCLK Low to Exit Sleep (Note 22) t
WAKE
10 - - µs
Serial Clock Pulse Width High
Pulse Width Low
t
1
t
2
2
2
-
-
60
60
µs
µs
SDO Read Timing
CS to Data Valid
t
3
--150ns
SCLK Falling to New Data Bit t
4
--150ns
CS Rising to SDO Hi-Z
t
5
--150ns
CS Falling to SCLK Rising
t
11
200 - - ns
CS5510/11/12/13
8 DS337F4
SWITCHING CHARACTERISTICS - CS5511/13
(T
A
= 25° C; V+ = 5 V ±5%; V- = 0 V; Input Levels: Logic 0 = 0 V, Logic 1 = V+; C
L
= 50 pF)
Notes: 23. The internal oscillator in the CS5511/13 provides the master clock for performing conversions. Data is
retrieved from the serial port using the SCLK input pin.
24. The minimum SCLK rate for the CS5511/13 assumes that SCLK is logic 0 when idle. When data is being
read from the ADC, SCLK must be burst at a minimum rate of 10 kHz and with a minimum of a 10
percent duty cycle. Rates slower than this can potentially put the ADC into sleep as the sleep mode is
entered after SCLK is logic 1 for t
SLP
time.
25. On the CS5511/13, the serial clock (SCLK) is used to transfer data from the CS5511/13. If SCLK is held
high (logic 1) for t
SLP
or longer, the CS5511/13 enters sleep mode. To exit from sleep mode, SCLK must
be held low (logic 0) for t
WAKE
or longer.
26. Specified using 10% and 90% points on waveform of interest. Output loaded with 50 pF.
Parameter Symbol Min Typ Max Unit
Internal Oscillator Timing
Internal Oscillator Frequency (Note 23) f
osc
32 64 100 kHz
Internal Oscillator Drift Over Temperature - - -0.02 - %/°C
Serial Port Timing
Serial Clock Frequency (Note 24) SCLK - - 2 MHz
SCLK High to Enter Sleep (Notes 24 and 25) t
SLP
200 - 2000 µs
SCLK Low to Exit Sleep (Notes 24 and 25) t
WAKE
10 - - µs
Rise Times (Note 26)
CSB
SCLK
SDO
t
rise
-
-
-
-
-
50
1.0
10
-
µs
µs
ns
Fall Times (Note 26)
CSB
SCLK
SDO
t
fall
-
-
-
-
-
50
1.0
10
-
µs
µs
ns
Serial Clock Pulse Width High
Pulse Width Low
t
6
t
7
200
200
-
-
-
-
ns
ns
SDO Read Timing
CS to Data Valid
t
8
--150ns
SCLK Falling to New Data Bit t
9
--150ns
CS Rising to SDO Hi-Z
t
10
--150ns
CS Falling to SCLK Rising
t
11
200 - - ns
CS5510/11/12/13
DS337F4 9
MSB MSB-1 LSB
t3 t5
t4
t1
t2
t11
SCLK
SDO
CS
Figure 1. SDO Read Timing CS5510/12 (Not to Scale).
Figure 2. SDO Read Timing CS5511/13 (Not to Scale).
MSB MSB-1 LSB
t8 t10
t9
t6
t7
t11
SDO
CS
SCLK

CS5510-ASZR

Mfr. #:
Manufacturer:
Cirrus Logic
Description:
Analog to Digital Converters - ADC IC 16-Bit 8-Pin Delta Sigma ADC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union