10
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T7285/72T7295/72T72105/72T72115 2.5V TeraSync
72-BIT FIFO
16,384 x 72, 32,768 x 72, 65,536 x 72, 131,072 x 72
AC ELECTRICAL CHARACTERISTICS
(1)
— SYNCHRONOUS TIMING
(Commercial: VCC = 2.5V ± 5%, TA = 0°C to +70°C;Industrial: VCC = 2.5V ± 5%, TA = -40°C to +85°C)
NOTES:
1. All AC timings apply to both Standard IDT mode and First Word Fall Through mode.
2. Pulse widths less than minimum values are not allowed.
3. Values guaranteed by design, not currently tested.
4. Industrial temperature range product for the 5ns speed grade is available as a standard device. All other speed grades are available by special order.
Commercial Com’l & Ind’l Commercial
IDT72T7285L4-4 IDT72T7285L5 IDT72T7285L6-7 IDT72T7285L10
IDT72T7295L4-4 IDT72T7295L5 IDT72T7295L6-7 IDT72T7295L10
IDT72T72105L4-4 IDT72T72105L5 IDT72T72105L6-7 IDT72T72105L10
IDT72T72115L4-4 IDT72T72115L5 IDT72T72115L6-7 IDT72T72115L10
Symbol Parameter Min. Max. Min. Max. Min. Max. Min. Max. Unit
fC Clock Cycle Frequency (Synchronous) 225 200 150 100 MHz
tA Data Access Time 0.6 3.4 0.6 3.6 0.6 3.8 0.6 4.5 ns
tCLK Clock Cycle Time 4.44 5 6.7 10 ns
tCLKH Clock High Time 2.0 2.3 2.8 4.5 ns
tCLKL Clock Low Time 2.0 2.3 2.8 4.5 ns
tDS Data Setup Time 1.2 1.5 2.0 3.0 ns
tDH Data Hold Time 0.5 0.5 0.5 0.5 ns
tENS Enable Setup Time 1.2 1.5 2.0 3.0 ns
tENH Enable Hold Time 0.5 0.5 0.5 0.5 ns
tLDS Load Setup Time 1.2 1.5 2.0 3.0 ns
tLDH Load Hold Time 0.5 0.5 0.5 0.5 ns
tWCSS WCS setup time 1.2 1.5 2.0 3.0 ns
tWCSH WCS hold time 0.5 0.5 0.5 0.5 ns
fS Clock Cycle Frequency (SCLK) 10 10 10 10 MHz
tSCLK Serial Clock Cycle 100 100 100 100 ns
tSCKH Serial Clock High 45 45 45 45 ns
tSCKL Serial Clock Low 45 45 45 45 ns
tSDS Serial Data In Setup 15 15 15 15 ns
tSDH Serial Data In Hold 5 5 5 5 ns
tSENS Serial Enable Setup 5 5 5 5 ns
tSENH Serial Enable Hold 5 5 5 5 ns
tRS Reset Pulse Width
(2)
30 30 30 30 ns
tRSS Reset Setup Time 15 15 15 15 ns
tHRSS HSTL Reset Setup Time 4 4 4 4 μs
tRSR Reset Recovery Time 10 10 10 10 ns
tRSF Reset to Flag and Output Time 10 12 15 15 ns
tWFF Write Clock to FF or IR 3.4 3.6 3.8 4.5 ns
tREF Read Clock to EF or OR 3.4 3.6 3.8 4.5 ns
tPAFS Write Clock to Synchronous Programmable Almost-Full Flag 3.4 3.6 3.8 4.5 ns
tPAES Read Clock to Synchronous Programmable Almost-Empty Flag 3.4 3.6 3.8 4.5 ns
tERCLK RCLK to Echo RCLK output 3.8 4 4.3 5 ns
tCLKEN RCLK to Echo REN output 3.4 3.6 3.8 4.5 ns
tRCSLZ RCLK to Active from High-Z
(3)
3.4 3.6 3.8 4.5 ns
tRCSHZ RCLK to High-Z
(3)
3.4 3.6 3.8 4.5 ns
tSKEW1 Skew time between RCLK and WCLK for EF/OR and FF/IR 3.5— 4 —5 —7 ns
tSKEW2 Skew time between RCLK and WCLK for PAE and PAF 4—5—6 8—ns
11
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T7285/72T7295/72T72105/72T72115 2.5V TeraSync
72-BIT FIFO
16,384 x 72, 32,768 x 72, 65,536 x 72, 131,072 x 72
AC ELECTRICAL CHARACTERISTICS — ASYNCHRONOUS TIMING
(Commercial: VCC = 2.5V ± 5%, TA = 0°C to +70°C;Industrial: VCC = 2.5V ± 5%, TA = -40°C to +85°C)
Commercial Com’l & Ind’l Commercial
IDT72T7285L4-4 IDT72T7285L5 IDT72T7285L6-7 IDT72T7285L10
IDT72T7295L4-4 IDT72T7295L5 IDT72T7295L6-7 IDT72T7295L10
IDT72T72105L4-4 IDT72T72105L5 IDT72T72105L6-7 IDT72T72105L10
IDT72T72115L4-4 IDT72T72115L5 IDT72T72115L6-7 IDT72T72115L10
Symbol Parameter Min. Max. Min. Max. Min. Max. Min. Max. Unit
fA Cycle Frequency (Asynchronous) 100 83 66 50 MHz
tAA Data Access Time 0.6 8 0.6 10 0.6 12 0.6 14 ns
tCYC Cycle Time 10 12 15 20 ns
tCYH Cycle HIGH Time 4.5 5 7 8 ns
tCYL Cycle LOW Time 4.5 5 7 8 ns
tRPE Read Pulse after EF HIGH 8 10 12 14 ns
tFFA Clock to Asynchronous FF 8 —10—12 14ns
tEFA Clock to Asynchronous EF 8 —10—12 14ns
tPAFA Clock to Asynchronous Programmable Almost-Full Flag 8 10 12 14 ns
tPAEA Clock to Asynchronous Programmable Almost-Empty Flag 8 10 12 14 ns
tOLZ Output Enable to Output in Low Z
(1)
0—0—0 0ns
tOE Output Enable to Output Valid 3.4 3.6 3.8 4.5 ns
tOHZ Output Enable to Output in High Z
(1)
3.4 3.6 3.8 4.5 ns
tHF Clock to HF 8 —10—12 14ns
NOTES:
1. Values guaranteed by design, not currently tested.
2. Industrial temperature range product for the 5ns speed grade is available as a standard device. All other speed grades are available by special order.
12
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T7285/72T7295/72T72105/72T72115 2.5V TeraSync
72-BIT FIFO
16,384 x 72, 32,768 x 72, 65,536 x 72, 131,072 x 72
Input Pulse Levels 0.25 to 1.25V
Input Rise/Fall Times 0.4ns
Input Timing Reference Levels 0.75
Output Reference Levels V
DDQ/2
HSTL
1.5V AC TEST CONDITIONS
Figure 2b. Lumped Capacitive Load, Typical Derating
AC TEST LOADS
Figure 2a. AC Test Load
Input Pulse Levels 0.4 to 1.4V
Input Rise/Fall Times 0.4ns
Input Timing Reference Levels 0.9
Output Reference Levels V
DDQ/2
EXTENDED HSTL
1.8V AC TEST CONDITIONS
Input Pulse Levels GND to 2.5V
Input Rise/Fall Times 1ns
Input Timing Reference Levels VCC/2
Output Reference Levels V
DDQ/2
2.5V LVTTL
2.5V AC TEST CONDITIONS
5994 drw04
50
Ω
VDDQ/2
I/O
Z
0
= 50
Ω
5994 drw04a
6
5
4
3
2
1
20 30 50 80 100 200
Ca
p
acitance
(p
F
)
tCD
(Typical, ns)
NOTE:
1. VDDQ = 1.5V±.
NOTE:
1. VDDQ = 1.8V±.
NOTE:
1. For LVTTL VCC = VDDQ.

72T7295L10BB

Mfr. #:
Manufacturer:
IDT
Description:
FIFO 2.5V 32 X 72 TERASYNC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union