Rev B 11/17/15 10 FEMTOCLOCK® CRYSTAL-TO-LVDS CLOCK GENERATOR
844071 DATA SHEET
Power Considerations
This section provides information on power dissipation and junction temperature for the 844071.
Equations and example calculations are also provided.
1. Power Dissipation.
The total power dissipation for the 844071 is the sum of the core power plus the analog power plus the power dissipated in the load(s).
The following is the power dissipation for V
DD
= 3.3V + 10% = 3.63V, which gives worst case results.
Power (core)
MAX
= V
DD_MAX
* (I
DD_MAX
+ I
DDA_MAX
) = 3.63V * (135mA + 12mA) = 533.61mW
2. Junction Temperature.
Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The
maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond
wire and bond pad temperature remains below 125°C.
The equation for Tj is as follows: Tj =
JA
* Pd_total + T
A
Tj = Junction Temperature
JA
= Junction-to-Ambient Thermal Resistance
Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)
T
A
= Ambient Temperature
In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance
JA
must be used. Assuming a moderate air
flow of 1 meter per second and a multi-layer board, the appropriate value is 90.5°C/W per Table 6 below.
Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:
70°C + 0.533W * 90.5°C/W = 118.3°C. This is below the limit of 125°C.
This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of
board (multi-layer).
Table 6. Thermal Resistance
JA
for 8 Lead TSSOP, Forced Convection
JA
by Velocity
Meters per Second 012.5
Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5 89.8
FEMTOCLOCK® CRYSTAL-TO-LVDS CLOCK GENERATOR 11 Rev B 11/17/15
844071 DATA SHEET
Reliability Information
Table 7.
JA
vs. Air Flow Table for a 8 Lead TSSOP
Transistor Count
The transistor count for 844071 is: 2533
Package Outline and Package Dimensions
Package Outline - G Suffix for 8 Lead TSSOP Table 8. Package Dimensions
Reference Document: JEDEC Publication 95, MO-153
JA
vs. Air Flow
Meters per Second 012.5
Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5 89.8
All Dimensions in Millimeters
Symbol Minimum Maximum
N 8
A 1.20
A1 0.05 0.15
A2 0.80 1.05
b 0.19 0.30
c 0.09 0.20
D 2.90 3.10
E 6.40 Basic
E1 4.30 4.50
e 0.65 Basic
L 0.45 0.75
aaa 0.10
Rev B 11/17/15 12 FEMTOCLOCK® CRYSTAL-TO-LVDS CLOCK GENERATOR
844071 DATA SHEET
Ordering Information
Table 9. Ordering Information
NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.
Part/Order Number Marking Package Shipping Packaging Temperature
844071AGLF 071AL “Lead-Free” 8 Lead TSSOP Tube 0C to 70C
844071AGLFT 071AL “Lead-Free” 8 Lead TSSOP Tape & Reel 0C to 70C

844071AGLFT

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products SATA & SAS FemtoClk Synthesizer LVDS
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet