PCA8575_2 © NXP B.V. 2007. All rights reserved.
Product data sheet Rev. 02 — 21 March 2007 16 of 30
NXP Semiconductors
PCA8575
Remote 16-bit I/O expander for I
2
C-bus with interrupt
12. Static characteristics
[1] The power-on reset circuit resets the I
2
C-bus logic with V
DD
<V
POR
and set all I/Os to logic 1 (with current source to V
DD
).
[2] Each bit must be limited to a maximum of 25 mA and the total package limited to 400 mA due to internal busing limits.
[3] The value is not tested, but verified on sampling basis.
Table 5. Static characteristics
V
DD
= 2.3 V to 5.5 V; V
SS
=0V; T
amb
=
40
°
Cto+85
°
C; unless otherwise specified.
Symbol Parameter Conditions Min Typ Max Unit
Supplies
V
DD
supply voltage 2.3 - 5.5 V
I
DD
supply current Operating mode; no load;
V
I
=V
DD
or V
SS
; f
SCL
= 400 kHz
- 100 200 µA
I
stb
standby current Standby mode; no load;
V
I
=V
DD
or V
SS
- 2.5 10 µA
V
POR
power-on reset voltage
[1]
- 1.8 2.0 V
Input SCL; input/output SDA
V
IL
LOW-level input voltage 0.5 - +0.3V
DD
V
V
IH
HIGH-level input voltage 0.7V
DD
- 5.5 V
I
OL
LOW-level output current V
OL
= 0.4 V 20 - - mA
I
L
leakage current V
I
=V
DD
or V
SS
1- +1µA
C
i
input capacitance V
I
=V
SS
- 5 10 pF
I/Os; P00 to P07 and P10 to P17
I
OL
LOW-level output current
[2]
V
OL
= 0.5 V; V
DD
= 2.3 V 12 28 - mA
V
OL
= 0.5 V; V
DD
= 3.0 V 17 35 - mA
V
OL
= 0.5 V; V
DD
= 4.5 V 25 42 - mA
I
OL(tot)
total LOW-level output current
[2]
V
OL
= 0.5 V; V
DD
= 4.5 V - - 400 mA
I
OH
HIGH-level output current V
OH
=V
SS
30 102 300 µA
I
trt(pu)
transient boosted pull-up current V
OH
=V
SS
; see Figure 11 0.5 1.0 - mA
C
io(off)
off-state input/output
capacitance
[3]
- 9 10 pF
Interrupt
INT
I
OL
LOW-level output current V
OL
= 0.4 V 6 - - mA
C
o
output capacitance - 3 5 pF
Inputs AD0, AD1, AD2
V
IL
LOW-level input voltage 0.5 - +0.3V
DD
V
V
IH
HIGH-level input voltage 0.7V
DD
- 5.5 V
I
LI
input leakage current 1- +1µA
C
i
input capacitance - 3.5 5 pF
PCA8575_2 © NXP B.V. 2007. All rights reserved.
Product data sheet Rev. 02 — 21 March 2007 17 of 30
NXP Semiconductors
PCA8575
Remote 16-bit I/O expander for I
2
C-bus with interrupt
13. Dynamic characteristics
[1] t
VD;ACK
= time for Acknowledgement signal from SCL LOW to SDA (out) LOW.
[2] t
VD;DAT
= minimum time for SDA data out to be valid following SCL LOW.
[3] A master device must internally provide a hold time of at least 300 ns for the SDA signal (refer to the V
IL
of the SCL signal) in order to
bridge the undefined region SCLs falling edge.
[4] The maximum t
f
for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t
f
is specified at
250 ns. This allows series protection resistors to be connected between the SDA and the SCL pins and the SDA/SCL bus lines without
exceeding the maximum specified t
f
.
[5] C
b
= total capacitance of one bus line in pF.
[6] Input filters on the SDA and SCL inputs suppress noise spikes less than 50 ns.
Table 6. Dynamic characteristics
V
DD
= 2.3 V to 5.5 V; V
SS
=0V; T
amb
=
40
°
Cto+85
°
C; unless otherwise specified.
Symbol Parameter Conditions Fast mode I
2
C-bus Unit
Min Typ Max
f
SCL
SCL clock frequency 0 - 400 kHz
t
BUF
bus free time between a STOP and START
condition
1.3 - - µs
t
HD;STA
hold time (repeated) START condition 0.6 - - µs
t
SU;STA
set-up time for a repeated START condition 0.6 - - µs
t
SU;STO
set-up time for STOP condition 0.6 - - µs
t
HD;DAT
data hold time 0 - - ns
t
VD;ACK
data valid acknowledge time
[1]
0.1 - 0.9 µs
t
VD;DAT
data valid time
[2]
50 --ns
t
SU;DAT
data set-up time 100 - - ns
t
LOW
LOW period of the SCL clock 1.3 - - µs
t
HIGH
HIGH period of the SCL clock 0.6 - - µs
t
f
fall time of both SDA and SCL signals
[3][4]
20 + 0.1C
b
[5]
- 300 ns
t
r
rise time of both SDA and SCL signals 20 + 0.1C
b
[5]
- 300 ns
t
SP
pulse width of spikes that must be suppressed
by the input filter
[6]
- - 50 ns
Port timing; C
L
100 pF (see Figure 11 and Figure 12)
t
v(Q)
data output valid time - - 4 µs
t
su(D)
data input set-up time 0 - - µs
t
h(D)
data input hold time 4 - - µs
Interrupt timing; C
L
100 pF (see Figure 11 and Figure 12)
t
v(D)
data input valid time - - 4 µs
t
d(rst)
reset delay time - - 4 µs
PCA8575_2 © NXP B.V. 2007. All rights reserved.
Product data sheet Rev. 02 — 21 March 2007 18 of 30
NXP Semiconductors
PCA8575
Remote 16-bit I/O expander for I
2
C-bus with interrupt
Rise and fall times refer to V
IL
and V
IH
.
Fig 21. I
2
C-bus timing diagram
SCL
SDA
t
HD;STA
t
SU;DAT
t
HD;DAT
t
f
t
BUF
t
SU;STA
t
LOW
t
HIGH
t
VD;ACK
002aab175
t
SU;STO
protocol
START
condition
(S)
bit 7
MSB
(A7)
bit 6
(A6)
bit 0
(R/W)
acknowledge
(A)
STOP
condition
(P)
1
/f
SCL
t
r
t
VD;DAT

PCA8575DB,112

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
Interface - I/O Expanders 16-BIT I2C FM QB
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union