8
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. D
07/05/06
IS64LV25616AL ISSI
®
WRITE CYCLE SWITCHING CHARACTERISTICS
(1,3)
(Over Operating Range)
-10 -12
Symbol Parameter Min. Max. Min. Max. Unit
tWC Write Cycle Time 10 — 12 — ns
tSCE CE to Write End 9 — 10 — ns
tAW Address Setup Time to Write End 8 — 8 — ns
tHA Address Hold from Write End 0 — 0 — ns
tSA Address Setup Time 0 — 0 — ns
tPBW LB, UB Valid to End of Write 8 — 8 — ns
tPWE1 WE Pulse Width 8 — 8 — ns
tPWE2 WE Pulse Width (OE = LOW) 10 — 10 — ns
tSD Data Setup to Write End 6 — 6 — ns
tHD Data Hold from Write End 0 — 0 — ns
tHZWE
(2)
WE LOW to High-Z Output — 5 — 6 ns
tLZWE
(2)
WE HIGH to Low-Z Output 2 — 2 — ns
Notes:
1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V and
output loading specified in Figure 1.
2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
3. The internal write time is defined by the overlap of CE LOW and UB or LB and WE LOW. All signals must be in valid states to
initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the
rising or falling edge of the signal that terminates the write.