© Semiconductor Components Industries, LLC, 2014
June, 2014 − Rev. 19
1 Publication Order Number:
MC10EP195/D
MC10EP195, MC100EP195
3.3V ECL Programmable
Delay Chip
The MC10/100EP195 is a Programmable Delay Chip (PDC)
designed primarily for clock deskewing and timing adjustment. It
provides variable delay of a differential NECL/PECL input transition.
The delay section consists of a programmable matrix of gates and
multiplexers as shown in the logic diagram, Figure 3. The delay
increment of the EP195 has a digitally selectable resolution of about
10 ps and a net range of up to 10.2 ns. The required delay is selected by
the 10 data select inputs D[9:0] values and controlled by the LEN
(pin 10). A LOW level on LEN allows a transparent LOAD mode of
real time delay values by D[9:0]. A LOW to HIGH transition on LEN
will LOCK and HOLD current values present against any subsequent
changes in D[10:0]. The approximate delay values for varying tap
numbers correlating to D0 (LSB) through D9 (MSB) are shown in
Table 6 and Figure 4.
Because the EP195 is designed using a chain of multiplexers it has a
fixed minimum delay of 2.2 ns. An additional pin D10 is provided for
controlling Pins 14 and 15, CASCADE and CASCADE
, also latched
by LEN, in cascading multiple PDCs for increased programmable
range. The cascade logic allows full control of multiple PDCs.
Switching devices from all “1” states on D[0:9] with SETMAX LOW
to all “0” states on D[0:9] with SETMAX HIGH will increase the
delay equivalent to “D0”, the minimum increment.
Select input pins D[10:0] may be threshold controlled by
combinations of interconnects between V
EF
(pin 7) and V
CF
(pin 8)
for LVCMOS, ECL, or LVTTL level signals. For LVCMOS input
levels, leave V
CF
and V
EF
open. For ECL operation, short V
CF
and
V
EF
(Pins 7 and 8). For LVTTL level operation, connect a 1.5 V
supply reference to V
CF
and leave open V
EF
pin. The 1.5 V reference
voltage to V
CF
pin can be accomplished by placing a 2.2 kW resistor
between V
CF
and V
EE
for a 3.3 V power supply.
The V
BB
pin, an internally generated voltage supply, is available to
this device only. For single−ended input conditions, the unused
differential input is connected to V
BB
as a switching reference voltage.
V
BB
may also rebias AC coupled inputs. When used, decouple V
BB
and V
CC
via a 0.01 mF capacitor and limit current sourcing or sinking
to 0.5 mA. When not used, V
BB
should be left open.
The 100 Series contains temperature compensation.
Maximum Input Clock Frequency >1.2 GHz Typical
Programmable Range: 0 ns to 10 ns
Delay Range: 2.2 ns to 12.2 ns
10 ps Increments
PECL Mode Operating Range:
V
CC
= 3.0 V to 3.6 V with V
EE
= 0 V
NECL Mode Operating Range:
V
CC
= 0 V with V
EE
= −3.0 V to −3.6 V
Open Input Default State
Safety Clamp on Inputs
A Logic High on the EN Pin Will Force Q to Logic
Low
D[10:0] Can Accept Either ECL, LVCMOS, or LVTTL
Inputs
V
BB
Output Reference Voltage
These are Pb−Free Devices
32
1
LQFP−32
FA SUFFIX
CASE 873A
MARKING
DIAGRAM*
XXX = 10 or 100
A = Assembly Location
WL, L = Wafer Lot
YY, Y = Year
WW, W = Work Week
G or G = Pb−Free Package
*For additional marking information, refer to
Application Note AND8002/D.
MCXXX
EP195
AWLYYWWG
http://onsemi.com
See detailed ordering and shipping information in the package
dimensions section on page 17 of this data sheet.
ORDERING INFORMATION
QFN32
MN SUFFIX
CASE 488AM
32
1
MCXXX
EP195
AWLYYWWG
G
1
(Note: Microdot may be in either location)
MC10EP195, MC100EP195
http://onsemi.com
2
2526272829303132
1514131211109
1
2
3
4
5
6
7
8
24
23
22
21
20
19
18
17
16
V
EE
D0
V
CC
Q
Q
NC
V
CC
V
CC
CASCADE
EN
SETMAX
V
CC
V
EE
LEN
D2
D1
CASCADE
SETMIN
V
BB
IN
V
EE
D8
V
EF
D3
D4
D5
D6
D7
D9
D10
IN
V
CF
Figure 1. 32−Lead LQFP Pinout (Top View)
MC10EP195
MC100EP195
32 31 30 29 28 27 26 25
9 10 11121314 1516
1
2
3
4
5
6
7
8
24
23
22
21
20
19
18
17
Figure 2. 32−Lead QFN (Top View)
V
BB
IN
D8
V
EF
D9
D10
IN
V
CF
D2
D1
V
EE
D3
D4
D5
D6
D7
V
EE
D0
V
CC
Q
Q
NC
V
CC
V
CC
CASCADE
EN
SETMAX
V
CC
V
EE
LEN
CASCADE
SETMIN
Exposed Pad (EP)
MC10EP195, MC100EP195
http://onsemi.com
3
Table 1. PIN DESCRIPTION
Pin Name I/O Default State Description
23, 25, 26, 27,
29, 30, 31, 32,
1, 2
D[0:9] LVCMOS, LVTTL,
ECL Input
Low
Single−Ended Parallel Data Inputs [0:9]. Internal 75 kW to V
EE
.
(Note 1)
3 D[10] LVCMOS, LVTTL,
ECL Input
Low
Single−Ended CASCADE/CASCADE Control Input. Internal 75 kW
to V
EE
. (Note 1)
4 IN ECL Input Low
Noninverted Differential Input. Internal 75 kW to V
EE
.
5 IN ECL Input High
Inverted Differential Input. Internal 75 kW to V
EE
and 36.5 kW to
V
CC
.
6 V
BB
ECL Reference Voltage Output
7 V
EF
Reference Voltage for ECL Mode Connection
8 V
CF
LVCMOS, ECL, OR LVTTL Input Mode Select
9, 24, 28 V
EE
Negative Supply Voltage. All V
EE
Pins must be Externally
Connected to Power Supply to Guarantee Proper Operation.
(Note 2)
13, 18, 19, 22 V
CC
Positive Supply Voltage. All V
CC
Pins must be externally
Connected to Power Supply to Guarantee Proper Operation.
(Note 2)
10 LEN ECL Input Low
Single−ended D pins LOAD / HOLD input. Internal 75 kW to V
EE
.
11 SETMIN ECL Input Low
Single−ended Minimum Delay Set Logic Input. Internal 75 kW to
V
EE
. (Note 1)
12 SETMAX ECL Input Low
Single−ended Maximum Delay Set Logic Input. Internal 75 kW to
V
EE
. (Note 1)
14 CASCADE ECL Output Inverted Differential Cascade Output for D[10]. Typically Terminated
with 50 W to V
TT
= V
CC
− 2 V.
15 CASCADE ECL Output Noninverted Differential Cascade Output. for D[10] Typically
Terminated with 50 W to V
TT
= V
CC
− 2 V.
16 EN ECL Input Low
Single−ended Output Enable Pin. Internal 75 kW to V
EE
.
17 NC No Connect. The NC Pin is Electrically Connected to the Die and
”MUST BE” Left Open
21 Q ECL Output
Noninverted Differential Output. Typically Terminated with 50 W to
V
TT
= V
CC
− 2 V.
20 Q ECL Output
Inverted Differential Output. Typically Terminated with 50 W to
V
TT
= V
CC
− 2 V.
1. SETMIN will override SETMAX if both are high. SETMAX and SETMIN will override all D[0:10] inputs.
2. All V
CC
and V
EE
pins must be externally connected to Power Supply to guarantee proper operation.

MC100EP195MNG

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
Delay Lines / Timing Elements BBG ECL PROG DELAY CHIP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union