IS62C5128BL-45QLI-TR

Integrated Silicon Solution, Inc. — www.issi.com 7
Rev. B
06/28/2011
IS62C5128BL, IS65C5128BL
WRITE CYCLE SWITCHING CHARACTERISTICS
(1,3)
(Over Operating Range)
-45 
Symbol  Parameter  Min. Max.  Unit
twC Write Cycle Time 45 ns
tsCe CE to Write End 35 ns
taw Address Setup Time 35 ns
to Write End
tha Address Hold from Write End 0 ns
tsa Address Setup Time 0 ns
tPwe1 WE Pulse Width (OE =High) 35 ns
tPwe2 WE Pulse Width (OE=Low) 35 ns
tsd Data Setup to Write End 25 ns
thd Data Hold from Write End 0 ns
thzwe
(2)
WE LOW to High-Z Output 15 ns
tlzwe
(2)
WE HIGH to Low-Z Output 5 ns
Notes:
1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and
output loading specified in Figure 1.
2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
3. The internal write time is defined by the overlap of CE LOW, and WE LOW. All signals must be in valid states to initiate a Write,
but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling
edge of the signal that terminates the write.
IS62C5128BL, IS65C5128BL
8 Integrated Silicon Solution, Inc. — www.issi.com
Rev. B
06/28/2011
AC WAVEFORMS
WRITE CYCLE NO. 1 (WE Controlled)
(1,2)
DATA UNDEFINED
t
WC
VALID ADDRESS
t
SCS
t
PWE1
t
PWE2
t
AW
t
HA
HIGH-Z
t
HD
t
SA
t
HZWE
ADDRESS
CE
WE
D
OUT
D
IN
DATA
IN
VALID
t
LZWE
t
SD
CE_WR1.eps
Notes:
1. The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write,
but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling
edge of the signal that terminates the Write.
2. I/O will assume the High-Z state if OE
Vih.
Integrated Silicon Solution, Inc. — www.issi.com 9
Rev. B
06/28/2011
IS62C5128BL, IS65C5128BL
WRITE CYCLE NO. 2
(OE is HIGH During Write Cycle)
(1,2)
WRITE CYCLE NO. 3
(OE is LOW During Write Cycle)
(1)
Notes:
1. The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write,
but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling
edge of the signal that terminates the Write.
2. I/O will assume the High-Z state if OE
Vih.
DATA UNDEFINED
LOW
t
WC
VALID ADDRESS
t
PWE1
t
AW
t
HA
HIGH-Z
t
HD
t
SA
t
HZWE
ADDRESS
CE
WE
D
OUT
D
IN
OE
DATA
IN
VALID
t
LZWE
t
SD
CE_WR2.eps
DATA UNDEFINED
t
WC
VALID ADDRESS
LOW
LOW
t
PWE2
t
AW
t
HA
HIGH-Z
t
HD
t
SA
t
HZWE
ADDRESS
CE
WE
D
OUT
DIN
OE
DATA
IN
VALID
t
LZWE
t
SD
CE_WR3.eps

IS62C5128BL-45QLI-TR

Mfr. #:
Manufacturer:
ISSI
Description:
SRAM 4Mb (512k x 8) Async SRAM 5v
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union