74SSTU32864BFG8

1
COMMERCIAL TEMPERATURE RANGE
IDT74SSTU32864/A/C/D/G
1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O
APRIL 2006
2006 Integrated Device Technology, Inc. DSC-5980/27c
IDT74SSTU32864/
A/C/D/G
COMMERCIAL TEMPERATURE RANGE
1:1 AND 1:2 REGISTERED
BUFFER WITH 1.8V SSTL I/O
DESCRIPTION:
The SSTU32864 is a 25-bit 1:1 / 14-bit 1:2 configurable registered buffer
designed for 1.7V to 1.9V VDD operation. All clock and data inputs are
compatible with the JEDEC standard for SSTL_18. The control inputs are
LVCMOS. All outputs are 1.8V CMOS drivers that have been optimized
to drive the DDR2 DIMM load.
The SSTU32864 operates from a differential clock (CLK and CLK). Data
are registered at the crossing of CLK going high and CLK going low.
The C0 input controls the pinout configuration of the 1:2 pinout from the
A configuration (when low) to B configuration (when high). The C1 input
controls the configuration from the 25-bit 1:1 (when low) to 14-bit 1:2 (when
high).
This device supports low-power standby operation. When the reset input
(RESET) is low, the differential input receivers are disabled, and undriven
(floating) data, clock, and reference voltage (V
REF) inputs are allowed. In
addition, when RESET is low all registers are reset, and all outputs are
forced low. The LVCMOS RESET and Cx inputs must always be held at
a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has
been supplied, RESET must be held in the low state during power up.
In the DDR2 DIMM application, RESET is specified to be completely
asynchronous with respect to CLK and CLK. Therefore, no timing
relationship can be guaranteed between the two. When entering reset, the
register will be cleared and the outputs will be driven low quickly, relative
to the time to disable the differential input receivers. However, when coming
out of a reset, the register will become active quickly, relative to the time to
enable the differential input receivers. As long as the data inputs are low,
and the clock is stable during the time from the low-to-high transition of
RESET until the input receivers are fully enabled, the design of the
SSTU32864 must ensure that the outputs will remain low, thus ensuring no
glitches on the outputs.
The device monitors both DCS and CSR inputs and will gate the outputs
from changing states when both DCS and CSR inputs are high. If either
DCS or CSR input is low, the device will function normally. The RESET
input has priority over the DCS control and will force the inputs low. If the
DCS control functionality is not desired, then the CSR input can be hard-
wired to ground, in which case the set-up time requirement for DCS would
be the same as for the other D data inputs.
The SSTU32864G has two slew control pins (ZOH and ZOL) used to
optimize the signal integrity on the DIMM.
APPLICATIONS:
Ideally suited for DDR2-400/533 (PC2 - 3200/ 4200) registered
DIMM applications
Along with CSPU877/A/D, zero delay PLL clock buffer, provides
complete solution for DDR2-400/533 DIMMs
SSTU32864 is optimized for DDR2 Raw cards B and C
SSTU32864A is optimized for DDR2 Raw card A
SSTU32864C/D/G are optimized for DDR2 Raw cards A, B, and C
SSTU32864G has control pins for output slew rate control
FEATURES:
1:1 and 1:2 registered buffer
1.8V Operation
SSTL_18 style clock and data inputs
Differential CLK input
Control inputs compatible with LVCMOS levels
Flow-through architecture for optimum PCB design
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
Maximum operating frequency: 340MHz
Available in 96-pin LFBGA package
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
2
COMMERCIAL TEMPERATURE RANGE
IDT74SSTU32864/A/C/D/G
1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O
FUNCTIONAL BLOCK DIAGRAM (1:2)
O
1
Qx
A
Qx
B
R
1D
C1
RESET
CLK
CLK
V
REF
Dx
DCKE
DODT
DCS
TO 10 OTHER CHANNELS
CSR
R
1D
C1
R
1D
C1
R
1D
C1
QCS
A
QCS
B
QODT
A
QODT
B
QCKE
A
QCKE
B
3
COMMERCIAL TEMPERATURE RANGE
IDT74SSTU32864/A/C/D/G
1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O
PIN CONFIGURATION (TYPE A)
96-PIN LFBGA
1:2 REGISTER (TYPE A, FRONTSIDE)
TOP VIEW
PIN CONFIGURATION (TYPE B)
96-PIN LFBGA
1:2 REGISTER (TYPE B, BACKSIDE)
TOP VIEW
6
5
4
3
2
1
AB
C
DE F
G
HJ
K
LMNPRT
Q2B Q3B Q5B Q6B Q8B Q9B
Z
OH
QCSB
QCSA
QODTBQCKEB
Q13B Q14B
V
DD
VREF
D2
D3
D5
D6
CLK
RESET
D8 D9
D10
D11
Q2A Q3A Q5A Q6A Q8A Q9A
Z
OL
QODTAQCKEA
Q13A Q14A
NC
CLK
C0
C1
V
DD
VREF
DCKE
NC NC NC NC NC NC NC NC NC NC NC NC
DODT
GND
GND
V
DD
VDD
GND
GND
VDD
VDD
GND
GND
VDD
VDD
GND
GND
VDD
VDD
GND
GND
VDD
VDD
GND
GND
VDD
VDD
GND
GND
VDD
VDD
DCS CSR
Q10B Q11B
Q10A Q11A
Q12B
Q12A
NC
D12 D14
D13
6
5
2
1
AB
C
DEF
G
H
J
K
LMNPRT
Q13B
Q10B
Q9BQ8BQCSB
QCSA
Q6BQ5B
Z
OH
ZOL
QODTB QCKEBQ4BQ3BQ2BQ1B
D13D12
D9D8
D6D5
CLK
RESET
D4D3
D2
D1
Q13A
Q10A
Q9AQ8AQ6AQ5A QODTA QCKEAQ4AQ3AQ2AQ1A
NC
CLK
C0
C1
DCKE
NCNCNCNCNCNCNCNCNCNCNC
DODT
NC
4
3
VDD
VREF
VDD
VREF
GND
GND
VDD
VDD
GND
GND
VDD
VDD
GND
GND
VDD
VDD
GND
GND
VDD
VDD
GND
GND
VDD
VDD
GND
GND
VDD
VDD
GND
GND
VDD
VDD
DCS
CSR
Q12B
Q12A
NC
D10

74SSTU32864BFG8

Mfr. #:
Manufacturer:
Description:
IC BUFFER 1:1/1:2 96-LFBGA
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union