MAX5170/MAX5172
Low-Power, Serial, 14-Bit DACs
with Voltage Output
10 ______________________________________________________________________________________
Detailed Description
The MAX5170/MAX5172 14-bit, serial, voltage-output
DACs operate with a 3-wire serial interface. These
devices include a 16-bit shift register and a double-
buffered input composed of an input register and a
DAC register (see Functional Diagram). In addition,
these devices employ a rail-to-rail output amplifier and
internally trimmed resistors to provide a gain of
+1.638V/V, maximizing the output voltage swing. The
MAX5170/MAX5172’s offset adjust pin allows for a DC
shift in the DAC output. The DACs are designed with an
inverted R-2R ladder network (Figure 1) which pro-
duces a weighted voltage proportional to the reference
voltage.
Reference Inputs
The reference input accepts both AC and DC values
with a voltage range extending from 0 to V
DD
- 1.4V.
The following equation represents the resulting output
voltage:
where N is the numeric value of the DAC’s binary input
code (0 to 16383), V
REF
is the reference voltage, and
Gain is the internal set voltage gain (+1.638V/V if OS =
AGND). The maximum output voltage is V
DD
. The refer-
ence pin has a minimum impedance of 18k and is
code dependent.
Output Amplifier
With OS connected to AGND, the output amplifier
employs an internal, trimmed resistor-divider setting the
gain to +1.638V/V and minimizing gain error. The out-
put amplifier has a typical slew rate of 0.6V/µs and set-
tles to ±0.5LSB from a full-scale transition within 18µs,
when loaded with 5k in parallel with 100pF. Loads
less than 2k degrade performance.
For alternative output amplifier setups, refer to the
Applications Information section.
Shutdown Mode
The MAX5170/MAX5172 feature a software- and hard-
ware-programmable shutdown mode that reduces the
typical supply current to 1µA. Enter shutdown by writing
the appropriate input-control word as shown in Table 1
or by using the hardware shutdown. In shutdown mode,
the reference input and the amplifier output become
high-impedance and the serial interface remains active.
Data in the input register is saved, allowing the
MAX5170/MAX5172 to recall the prior output state
when returning to normal operation. Exit shutdown by
reloading the DAC register from the shift register, by
simultaneously loading the input and DAC registers, or
by toggling PDL. When returning from shutdown, wait
40µs for the output to settle.
Power-Down Lockout
Power-Down Lockout disables the software/hardware
shutdown mode. A high-to-low transition brings the
device out of shutdown and returns the output to its
previous state.
Shutdown
Pulling SHDN high while PDL is high places the
MAX5170/MAX5172 in shutdown. Pulling SHDN low will
not return the device to normal operation. A high-to-low
transition on PDL or an appropriate command from the
serial data line (see Table 1 for commands) is required
to exit shutdown.
Serial-Interface
The MAX5170/MAX5172 3-wire serial interface is com-
patible with SPI, QSPI (Figure 2) and MICROWIRE
(Figure 3) interface standards. The 16-bit serial input
word consists of two control bits and 14 bits of data
(MSB to LSB).
The control bits determine the MAX5170/MAX5172’s
operation as outlined in Table 1. The MAX5170/
MAX5172’s digital inputs are double buffered, which
allows any of the following:
Loading the input register without updating the DAC
register
Updating the DAC register from the input register
Updating the input and DAC registers simultaneously.
V
V x N x Gain
OUT
REF
=
16384
OUT
OS
R
R
SHOWN FOR ALL 1s ON DAC
D0 D10 D11
D12
2R
2R 2R 2R 2R
RRR
REF
AGND
Figure 1. Simplified DAC Circuit Diagram
MAX5170/MAX5172
Low-Power, Serial, 14-Bit DACs
with Voltage Output
______________________________________________________________________________________ 11
The MAX5170/MAX5172 accepts one 16-bit packet or
two 8-bit packets sent while CS remains low. The
MAX5170/MAX5172 allow the following to be config-
ured:
Clock edge on which serial data output (DOUT) is
clocked out
State of the user-programmable logic output
Configuration of the reset state.
Specific commands for setting these are shown in
Table 1.
The general timing diagram in Figure 4 illustrates how
the MAX5170/MAX5172 acquire data. CS must go low
at least t
CSS
before the rising edge of the serial clock
(SCLK). With CS low, data is clocked into the register
on the rising edge of SCLK. The maximum serial clock
frequency guaranteed for proper operation is 10MHz
for MAX5170 and 6MHz for MAX5172. See Figure 5 for
a detailed timing diagram of the serial interface.
Serial Data Output (DOUT)
The serial-data output, DOUT, is the internal shift regis-
ter’s output and allows for daisy-chaining of multiple
devices as well as data readback (see Applications
Information). By default upon start-up, data shifts out of
DOUT on the serial clock’s rising edge (Mode 0) and
provides a lag of 16 clock cycles, thus maintaining SPI,
QSPI, and MICROWIRE compatibility. However, if the
device is programmed for Mode 1, the output data lags
DIN by 16.5 clock cycles and is clocked out on the ser-
ial clock’s rising edge. During shutdown, DOUT retains
its last digital state prior to shutdown.
Load input register; DAC registers are updated (start-up DAC with new data).10
Load input register; DAC registers are unchanged.00
14-bit DAC data
14-bit DAC data
16-BIT SERIAL WORD
D13..................D0C1
FUNCTION
C0
No operation (NOP).11 0 0 x xxx xxxx xxxx
x x x xxx xxxx xxxx
Update DAC register from input register (start-up DAC with data previously
stored in the input registers).
01
UPO goes low (default).11 1 0 0 xxx xxxx xxxx
0 1 x xxx xxxx xxxx
Mode 1, DOUT clocked out on SCLK’s rising edge.11 1 1 0 xxx xxxx xxxx
1 0 1 xxx xxxx xxxx UPO goes high.11
Shut down DAC (provided PDL = 1).
11
Mode 0, DOUT clocked out on SCLK’s falling edge (default).11 1 1 1 xxx xxxx xxxx
SCLK
DIN
CS
MOSI
SCK
+5V
I/O
CPOL = 0, CPHA = 0
SPI/QSPI
PORT
SS
MAX5170
MAX5172
Figure 2. Connections for SPI and QSPI Interface
SCLK
DIN
CS
SK
SO
I/O
MICROWIRE
PORT
MAX5170
MAX5172
Figure 3. Connections for MICROWIRE Interface Standards
Table 1. Serial-Interface Programming Commands
MAX5170/MAX5172
Low-Power, Serial, 14-Bit DACs
with Voltage Output
12 ______________________________________________________________________________________
User-Programmable Logic Output (UPO)
The UPO allows control of an external device through
the serial interface, thereby reducing the number of
microcontroller I/O pins required. During power-down,
this output retains its digital state prior to shutdown.
When CLR is pulled low, UPO resets to its programmed
default state. See Table 1 for specific commands to
control the UPO.
Reset (RS) and Clear (
CLR
)
The MAX5170/MAX5172 offers a clear pin which resets
the output voltage. If RS = DGND, then CLR resets the
output voltage to the minimum voltage (0 if OS =
AGND). If RS = V
DD
, then CLR resets the output volt-
age to midscale. In either case, CLR resets UPO to its
programmed default state.
CS
SCLK
DIN
COMMAND
EXECUTED
9
8
16
1
C0
C1 D00
D13
D12
D11
D10
D09 D06 D05 D04 D03 D02 D01D08 D07
Figure 4. Serial-Interface Timing Diagram
CS
SCLK
DIN
DOUT
t
CSW
t
CS1
t
CSH
t
CSS
t
CSO
t
D02
t
CH
t
CL
t
CP
t
D01
t
DS
t
DH
Figure 5. Detailed Serial-Interface Timing Diagram

MAX5172AEEE+T

Mfr. #:
Manufacturer:
Maxim Integrated
Description:
Digital to Analog Converters - DAC 14-Bit Precision DAC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union