74AUP2G240 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 8 — 24 January 2013 12 of 25
NXP Semiconductors
74AUP2G240
Low-power dual inverting buffer/line driver; 3-state
[1] All typical values are measured at nominal V
CC
.
[2] t
pd
is the same as t
PLH
and t
PHL
.
[3] t
en
is the same as t
PZH
and t
PZL
.
[4] t
dis
is the same as t
PHZ
and t
PLZ
.
[5] C
PD
is used to determine the dynamic power dissipation (P
D
in W).
P
D
=C
PD
V
CC
2
f
i
N+(C
L
V
CC
2
f
o
) where:
f
i
= input frequency in MHz;
f
o
= output frequency in MHz;
C
L
= output load capacitance in pF;
V
CC
= supply voltage in V;
N = number of inputs switching;
(C
L
V
CC
2
f
o
) = sum of the outputs.
12. Waveforms
C
L
= 5 pF, 10 pF, 15 pF and 30 pF
C
PD
power dissipation
capacitance
f = 1 MHz; V
I
= GND to V
CC
[5]
V
CC
= 0.8 V - 2.7 - - - - pF
V
CC
= 1.1 V to 1.3 V - 2.9 - - - - pF
V
CC
= 1.4 V to 1.6 V - 3.0 - - - - pF
V
CC
= 1.65 V to 1.95 V - 3.2 - - - - pF
V
CC
= 2.3 V to 2.7 V - 3.7 - - - - pF
V
CC
= 3.0 V to 3.6 V - 4.2 - - - - pF
Table 8. Dynamic characteristics
…continued
Voltages are referenced to GND (ground = 0 V; for test circuit see Figure 9.
Symbol Parameter Conditions 25 C 40 C to +125 C Unit
Min Typ
[1]
Max Min Max
(85 C)
Max
(125 C)
Measurement points are given in Table 9.
Logic levels: V
OL
and V
OH
are typical output voltage levels that occur with the output load.
Fig 7. The data input (nA) to output (nY) propagation delays
mna960
t
PLH
t
PHL
V
M
V
M
V
M
V
M
nY output
nA input
V
I
GND
V
OH
V
OL
Table 9. Measurement points
Supply voltage Output Input
V
CC
V
M
V
M
V
I
t
r
= t
f
0.8 V to 3.6 V 0.5 V
CC
0.5 V
CC
V
CC
3.0 ns
74AUP2G240 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 8 — 24 January 2013 13 of 25
NXP Semiconductors
74AUP2G240
Low-power dual inverting buffer/line driver; 3-state
Measurement points are given in Table 10.
Logic levels: V
OL
and V
OH
are typical output voltage levels that occur with the output load.
Fig 8. 3-state enable and disable times
mna961
t
PLZ
t
PHZ
outputs
disabled
outputs
enabled
V
Y
V
X
outputs
enabled
output
LOW-to-OFF
OFF-to-LOW
output
HIGH-to-OFF
OFF-to-HIGH
nOE input
V
OL
V
OH
V
CC
V
I
V
M
GND
GND
t
PZL
t
PZH
V
M
V
M
Table 10. Measurement points
Supply voltage Input Output
V
CC
V
M
V
M
V
X
V
Y
0.8 V to 1.6 V 0.5 V
CC
0.5 V
CC
V
OL
+ 0.1 V V
OH
0.1 V
1.65 V to 2.7 V 0.5 V
CC
0.5 V
CC
V
OL
+ 0.15 V V
OH
0.15 V
3.0 V to 3.6 V 0.5 V
CC
0.5 V
CC
V
OL
+ 0.3 V V
OH
0.3 V
74AUP2G240 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 8 — 24 January 2013 14 of 25
NXP Semiconductors
74AUP2G240
Low-power dual inverting buffer/line driver; 3-state
[1] For measuring enable and disable times R
L
= 5 k, for measuring propagation delays, setup and hold times and pulse width R
L
= 1 M.
Test data is given in Table 11
.
Definitions for test circuit:
R
L
= Load resistance.
C
L
= Load capacitance including jig and probe capacitance.
R
T
= Termination resistance should be equal to the output impedance Z
o
of the pulse generator.
V
EXT
= External voltage for measuring switching times.
Fig 9. Test circuit for measuring switching times
001aac521
DUT
R
T
V
I
V
O
V
EXT
V
CC
R
L
5 kΩ
C
L
G
Table 11. Test data
Supply voltage Load V
EXT
V
CC
C
L
R
L
[1]
t
PLH
, t
PHL
t
PZH
, t
PHZ
t
PZL
, t
PLZ
0.8 V to 3.6 V 5 pF, 10 pF, 15 pF and 30 pF 5 k or 1 M open GND 2 V
CC

74AUP2G240GD,125

Mfr. #:
Manufacturer:
Nexperia
Description:
Buffers & Line Drivers LOW-PWR DUAL INV BUFF/LINE DRVR 3-S
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union