DS1803
7 of 11
ANALOG RESISTOR CHARACTERISTICS (-40°C to +85°C;V
CC
=2.7V to 5.5V)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
End-to-End Resistor Tolerance -20 +20 % 17
Absolute Linearity
±0.75
LSB
13
Relative Linearity
±0.3
LSB
14
-3 dB Cutoff Frequency f
CUTOFF
Hz 11
Temperature Coefficient 750
ppm/°C
Capacitance C
I
5
pF
AC ELECTRICAL CHARACTERISTICS (-40°C to +85°C;V
CC
=2.7V to 5.5V)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
SCL Clock Frequency f
SCL
0
0
400
100
kHz
15
16
Bus Free Time Between
STOP and START Condition
t
BUF
1.3
4.7
μs
15
16
Hold Time (Repeated)
START Condition
t
HD:STA
0.6
4.0
μs 5
Low Period of SCL Clock t
LOW
1.3
4.7
μs
High Period of SCL Clock t
HIGH
0.6
4.0
μs
Data Hold Time t
HD :DAT
0
0
0.9 μs 6,7
Data Setup Time t
SU :DAT
100
250
ns 8
Rise Time of both SDA and
SCL Signals
t
R
20+1C
B
300
1000
ns 9
Fall Time of both SDA and
SCL Signals
t
F
20+1C
B
300
300
ns 9
Setup Time for STOP
Condition
t
SU:STO
0.6
4.0
µs
Capacitive Load for each Bus
Line
C
B
400 pF 9
NOTES:
1. All voltages are referenced to ground. Currents flowing into device pins are positive. Currents out of
the device pins are negative.
2. I/O pins of fast mode devices will not obstruct SDA and SCL even if V
CC
is switched off.
3. I
CC
specified with SDA pin open, SCL = 400 kHz clock rate.
4. I
STBY
specified with V
CC
at 5.0V and SDA, SCL = 5.0V.
DS1803
8 of 11
5. After this period, the first clock pulse is generated.
6. A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the
V
IHMIN
of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.
7. The maximum t
HD:DAT
has only to be met if the device does not stretch the LOW period (t
LOW
) of the
SCL signal.
8. A fast mode device can be used in a standard mode system, but the requirement t
SU:DAT
> 250 ns must
then be met. This will automatically be the case if the device does not stretch the LOW period of the
SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next
data bit to the SDA line t
RMAX
+ t
SU:DAT
= 1000 + 250=1250 ns before the SCL line is released.
9. C
B
- total capacitance of one bus line in picofarads, timing referenced to (0.9)(V
CC
) and (0.1)(V
CC
).
10. Typical values are for t
A
= 25°C and nominal supply voltage.
11. -3 dB cutoff frequency characteristics for the DS1803 depend on potentiometer total resistance:
DS1803-010; 1 MHz, DS1803-50; 200 kHz, DS1803-100; 100 kHz.
12. Address Inputs, A0, A1, and A2, should be tied to either V
CC
or GND depending on the desired
address selections.
13. Absolute linearity is used to determine wiper voltage versus expected voltage as determined by wiper
position. Device test limits are ±1.6 LSB.
14. Relative linearity is used to determine the change in voltage between successive tap positions. Device
test limits ±0.5 LSB.
15. Fast mode.
16. Standard mode.
17. Valid at 25°C only.
DS1803
9 of 11
DS1803 BLOCK DIAGRAM Figure 1
2–WIRE DATA TRANSFER OVERVIEW Figure 2

DS1803Z-100

Mfr. #:
Manufacturer:
Description:
IC POT DUAL ADDRESS 100K 16-SOIC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union