PCA9548A All information provided in this document is subject to legal disclaimers. © NXP B.V. 2015. All rights reserved.
Product data sheet Rev. 5.1 — 1 October 2015 10 of 30
NXP Semiconductors
PCA9548A
8-channel I
2
C-bus switch with reset
7.4 Acknowledge
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also, a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold
times must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 10. System configuration
002aaa966
MASTER
TRANSMITTER/
RECEIVER
SLAVE
RECEIVER
SLAVE
TRANSMITTER/
RECEIVER
MASTER
TRANSMITTER
MASTER
TRANSMITTER/
RECEIVER
SDA
SCL
I
2
C-BUS
MULTIPLEXER
SLAVE
Fig 11. Acknowledgement on the I
2
C-bus
002aaa987
S
START
condition
9821
clock pulse for
acknowledgement
not acknowledge
acknowledge
data output
by transmitter
data output
by receiver
SCL from master
PCA9548A All information provided in this document is subject to legal disclaimers. © NXP B.V. 2015. All rights reserved.
Product data sheet Rev. 5.1 — 1 October 2015 11 of 30
NXP Semiconductors
PCA9548A
8-channel I
2
C-bus switch with reset
7.5 Bus transactions
Data is transmitted to the PCA9548A control register using the Write mode as shown in
Figure 12
.
Data is read from PCA9548A using the Read mode as shown in Figure 13.
Fig 12. Write control register
Fig 13. Read control register
002aab205
B7 B6 B5 B4 B3 B2 B1 B01 1 0 A2 A1 A0 0 AS 1 A P
slave address
START condition R/W acknowledge
from slave
acknowledge
from slave
control register
SDA
STOP condition
002aab206
B7 B6 B5 B4 B3 B2 B1 B01 1 0 A2 A1 A0 1 AS 1 NA P
slave address
START condition R/W acknowledge
from slave
no acknowledge
from master
control register
SDA
STOP condition
last byte
PCA9548A All information provided in this document is subject to legal disclaimers. © NXP B.V. 2015. All rights reserved.
Product data sheet Rev. 5.1 — 1 October 2015 12 of 30
NXP Semiconductors
PCA9548A
8-channel I
2
C-bus switch with reset
8. Application design-in information
Fig 14. Typical application
PCA9548A
SD0
SC0
A1
A0
V
SS
SDA
SCL
RESET
V
DD
= 3.3 V
V
DD
= 2.7 V to 5.5 V
I
2
C/SMBus master
002aab203
SDA
SCL
channel 0
V = 2.7 V to 5.5 V
SD1
SC1
channel 1
V = 2.7 V to 5.5 V
SD2
SC2
channel 2
V = 2.7 V to 5.5 V
SD3
SC3
channel 3
V = 2.7 V to 5.5 V
A2
SD4
SC4
channel 4
V = 2.7 V to 5.5 V
SD5
SC5
channel 5
V = 2.7 V to 5.5 V
SD6
SC6
channel 6
V = 2.7 V to 5.5 V
SD7
SC7
channel 7
V = 2.7 V to 5.5 V

PCA9548ABS,118

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
Multiplexer Switch ICs 8CH I2C SWTCH W/REST
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union