SC16C751B_2 © NXP B.V. 2008. All rights reserved.
Product data sheet Rev. 02 — 10 October 2008 16 of 32
NXP Semiconductors
SC16C751B
5 V, 3.3 V and 2.5 V UART with 64-byte FIFOs
7.5 Line Control Register (LCR)
The Line Control Register is used to specify the asynchronous data communication
format. The word length, the number of stop bits, and the parity are selected by writing the
appropriate bits in this register.
Table 12. Line Control Register bits description
Bit Symbol Description
7 LCR[7] Divisor latch enable. The internal baud rate counter latch and Enhanced
Feature mode enable.
logic 0 = divisor latch disabled (normal default condition)
logic 1 = divisor latch and enhanced feature register enabled
6 LCR[6] Set break. When enabled, the Break control bit causes a break condition to
be transmitted (the TX output is forced to a logic 0 state). This condition exists
until disabled by setting LCR[6] to a logic 0.
logic 0 = no TX break condition (normal default condition)
logic 1 = forces the transmitter output (TX) to a logic 0 for alerting the
remote receiver to a line break condition
5 LCR[5] Set parity. If the parity bit is enabled, LCR[5] selects the forced parity format.
Programs the parity conditions (see
Table 13).
logic 0 = parity is not forced (normal default condition)
LCR[5] = logic 1 and LCR[4] = logic 0: parity bit is forced to a logic 1 for the
transmit and receive data
LCR[5] = logic 1 and LCR[4] = logic 1: parity bit is forced to a logic 0 for the
transmit and receive data
4 LCR[4] Even parity. If the parity bit is enabled with LCR[3] set to a logic 1, LCR[4]
selects the even or odd parity format.
logic 0 = odd parity is generated by forcing an odd number of logic 1s in the
transmitted data. The receiver must be programmed to check the same
format (normal default condition).
logic 1 = even parity is generated by forcing an even number of logic 1s in
the transmitted data. The receiver must be programmed to check the same
format.
3 LCR[3] Parity enable. Parity or no parity can be selected via this bit.
logic 0 = no parity (normal default condition)
logic 1 = a parity bit is generated during the transmission, receiver checks
the data and parity for transmission errors
2 LCR[2] Stop bits. The length of stop bit is specified by this bit in conjunction with the
programmed word length (see
Table 14).
logic 0 or cleared = default condition
1:0 LCR[1:0] Word length bit 1, bit 0. These two bits specify the word length to be
transmitted or received (see
Table 15).
logic 0 or cleared = default condition
SC16C751B_2 © NXP B.V. 2008. All rights reserved.
Product data sheet Rev. 02 — 10 October 2008 17 of 32
NXP Semiconductors
SC16C751B
5 V, 3.3 V and 2.5 V UART with 64-byte FIFOs
Table 13. LCR[5] parity selection
LCR[5] LCR[4] LCR[3] Parity selection
X X 0 no parity
0 0 1 odd parity
0 1 1 even parity
1 0 1 force parity ‘1’
1 1 1 forced parity ‘0’
Table 14. LCR[2] stop bit length
LCR[2] Word length (bits) Stop bit length (bit times)
0 5, 6, 7, 8 1
15 1
1
2
1 6, 7, 8 2
Table 15. LCR[1:0] word length
LCR[1] LCR[0] Word length (bits)
005
016
107
118
SC16C751B_2 © NXP B.V. 2008. All rights reserved.
Product data sheet Rev. 02 — 10 October 2008 18 of 32
NXP Semiconductors
SC16C751B
5 V, 3.3 V and 2.5 V UART with 64-byte FIFOs
7.6 Modem Control Register (MCR)
This register controls the interface with the modem or a peripheral device.
The flow control can be configured by programming MCR[1] and MCR[5] as shown in
Table 17.
Table 16. Modem Control Register bits description
Bit Symbol Description
7 MCR[7] reserved; set to 0
6 MCR[6] reserved; set to 0
5 MCR[5] AFE. This bit is the auto flow control enable. When this bit is set, the auto
flow control is enabled.
4 MCR[4] Loopback. Enable the local Loopback mode (diagnostics). In this mode the
transmitter output (TX) and the receiver input (RX),
CTS are disconnected
from the SC16C751B I/O pins. Internally the modem data and control pins
are connected into a loopback data configuration (see
Figure 4). In this
mode, the receiver and transmitter interrupts remain fully operational. The
Modem Control Interrupts are also operational, but the interrupts’ sources
are switched to the lower four bits of the Modem Control. Interrupts continue
to be controlled by the IER register.
logic 0 = disable Loopback mode (normal default condition)
logic 1 = enable local Loopback mode (diagnostics)
3:2 MCR[3:2] reserved
1 MCR[1]
RTS
logic 0 = force
RTS output to a logic 1 (normal default condition)
logic 1 = force
RTS output to a logic 0
0 MCR[0] reserved
Table 17. Flow control configuration
MCR[5] (AFE) MCR[1] (RTS) Flow configuration
1 1 auto
RTS and CTS enabled
1 0 auto
CTS only enabled
0 X auto
RTS and CTS disabled

SC16C751BIBS,157

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
IC UART SINGLE W/FIFO 24-HVQFN
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet