ADL5358
Rev. 0 | Page 22 of 24
Table 7. Evaluation Board Configuration
Components Description Default Conditions
C1, C8, C10, C12,
C13, C15, C18,
C21, C22, C23,
C24, C25, C26
Power Supply Decoupling. Nominal supply decoupling consists of a
0.01 μF capacitor to ground in parallel with 10 pF capacitors to
ground positioned as close to the device as possible.
C1, C8, C12, C21 = 150 pF (Size 0402),
C10 = 4.7 μF (Size 3216),
C13, C15, C18 = 0.1 μF (Size 0402)
C22, C23, C24, C25, C26 = 10 pF (Size 0402)
Z1 to Z4, C2, C3,
C6, C7, C9, C11
RF Main and Diversity Input Interface. Main and diversity input
channels are ac-coupled through C9 and C11. Z1 to Z4 provide
additional component placement for external matching/filter
networks. C2, C3, C6, and C7 provide bypassing for the center taps
of the main and diversity on-chip input baluns.
Z1, Z3 = open (Size 0402),
Z2, Z4 = open (Size 0402),
C2, C7 = 10 pF (Size 0402),
C3, C6 = 0.01 μF (Size 0402),
C9, C11 = 8 pF (Size 0402)
T1, T2, C17, C19,
C20, C27 to C33,
L1, L2, L4, L5,
R3, R6, R9, R10
IF Main and Diversity Output Interface. The open collector IF output
interfaces are biased through pull-up choke inductors L1, L2, L4, and
L5, with R3 and R6 available for additional supply bypassing. T1 and
T2 are 4:1 impedance transformers used to provide a single-ended IF
output interface with C27 and C28 providing center-tap bypassing.
C17, C19, C20, C29, C30, C31, C32, and C33 ensure an ac-coupled
output interface. Remove R9 and R10 for balanced output operation.
T1, T2 = TC4-1T+ (Mini-Circuits),
C17, C19, C20, C29 to C33 = 0.001 μF (Size 0402),
C27, C28 = 150 pF (Size 0402),
L1, L2, L4, L5 = 330 nH (Size 0805),
R3, R6, R9, R10 = 0 Ω (Size 0402)
C14, C16,
R15, LOSW
LO Interface. C14 and C16 provide ac coupling for the LOI1 and LOI2
local oscillator inputs. LOSW selects the appropriate LO input for
both mixer cores. R15 provides a pull-down to ensure LOI2 is enabled
when the LOSW jumper is removed. Jumper can be removed to
allow LOSW interface to be exercised using an external logic generator.
C14, C16 = 10 pF (Size 0402),
R15 = 10 kΩ (Size 0402),
LOSW = 2-pin shunt
R19, PWDN
PWDN Interface. When the PWDN 2-pin shunt is inserted, the
ADL5358 is powered down. When R19 is open, it pulls the PWDN
logic low and enables the device. Jumper can be removed to allow
PWDN interface to be exercised using an external logic generator.
Grounding the PWDN pin is allowed during nominal operation but
is not permitted when supply voltages exceed 3.3 V.
R19 = 10 kΩ (Size 0402),
PWDN = 2-pin shunt
R1, R2, R4, R5, R7,
R8, R11 to
R14, R16, R17, C34
Bias Control. R16 and R17 form a voltage divider to provide a 3 V for
logic control, bypassed to ground through C34. R7, R8, R11, R12, R13,
and R14 provide resistor programmability of VGS0, VGS1, and VGS2.
Typically, these nodes can be hardwired for nominal operation.
Grounding these pins is allowed for nominal operation. R2 and R5 set
the bias point for the internal LO buffers. R1 and R4 set the bias point
for the internal IF amplifiers.
R1, R4 = 1.3 kΩ (Size 0402),
R2, R5 = 1 kΩ (Size 0402),
R7, R8, R11 = 0 Ω (Size 0402),
R12, R13, R14 = open (Size 0402),
R16 = 10 kΩ (Size 0402),
R17 = 15 kΩ (Size 0402),
C34 = 1 nF (Size 0402)
07885-056
Figure 55. Evaluation Board Top Layer
07885-057
Figure 56. Evaluation Board Bottom Layer
ADL5358
Rev. 0 | Page 23 of 24
COMPLIANT TO JEDEC STANDARDS MO-220-VJJD-1
050808-D
OUTLINE DIMENSIONS
1
36
9
10
28
27
19
18
3.85
3.70 SQ
3.55
TOP
VIEW
6.00
BSC SQ
5.75
BSC SQ
COPLANARITY
0.08
4.00
REF
0.75
0.60
0.50
0.50
BSC
PIN 1
INDICATOR
0.60 MAX
0.60 MAX
0.20 MIN
EXPOSED
PAD
(BOTTOM VIEW)
PIN 1
INDICATOR
0.35
0.28
0.23
0.20 REF
12° MAX
0.80 MAX
0.65 TYP
1.00
0.85
0.80
0.05 MAX
0.02 NOM
SEATING
PLANE
FORPROPERCONNECTIONOF
THE EXPOSED PAD, REFER TO
THE PIN CONFIGURATION AND
FUNCTION DESCRIPTIONS
SECTION OF THIS DATA SHEET.
Figure 57. 36-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
6mm × 6 mm Body, Very Thin Quad (CP-36-1)
Dimensions shown in millimeters
ORDERING GUIDE
Model Temperature Range Package Description Package Option
ADL5358ACPZ-R2
1
−40°C to +85°C 36-Lead LFCSP_VQ CP-36-1
ADL5358ACPZ-R7
1
−40°C to +85°C 36-Lead LFCSP_VQ CP-36-1
ADL5358-EVALZ
1
Evaluation Board
1
Z = RoHS Compliant Part.
ADL5358
Rev. 0 | Page 24 of 24
NOTES
©2009 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D07885-0-11/09(0)

ADL5358ACPZ-R7

Mfr. #:
Manufacturer:
Analog Devices Inc.
Description:
RF Mixer 1,2G dual mixer, dual mixer/amp
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet