ZL40220 Data Sheet
4
Microsemi Corporation
1.0 Package Description
The device is packaged in a 32 pin QFN
26
28
30
32
12
10
8
64
2
vdd
out5_p
out4_n
out5_n
NC
NC
clk0_n
clk0_p
out1_n
sel
out0_n
out1_p
gnd
out3_n
vdd
out2_p
14
16
18
2224 20
gnd
vdd
out0_p
clk1_p
out2_n
NC
out3_p
vdd
clk1_n
out4_p
gnd
NC
gnd (E-pad)
NC
vdd
gnd
vdd
Figure 2 - Pin Connections
ZL40220 Data Sheet
5
Microsemi Corporation
2.0 Pin Description
Pin # Name Description
1, 4,
5, 8
clk0_p, clk0_n,
clk1_p, clk1_n
Differential Input (Analog Input). Differential (or singled ended) input signals. For all
input signal configuration see Section 3.2, “Clock Input Termination“.
29, 28,
27, 26,
22, 21,
20, 19,
15, 14,
13, 12
out0_p, out0_n
out1_p, out1_n
out2_p, out2_n
out3_p, out3_n
out4_p, out4_n
out5_p, out5_n
Differential Output (Analog Output). Differential outputs.
11, 16,
18, 23,
25, 30
vdd Positive Supply Voltage. 2.5V
DC
or 3.3 V
DC
nominal.
9, 17,
24, 32
gnd Ground. 0 V.
31 sel Input Select (Input). Selects the reference input that is buffered;
0: clk0
1: clk1
This pin is internally pulled down to GND.
2, 3,
6, 7,
10
NC No Connection. Leave unconnected.
ZL40220 Data Sheet
6
Microsemi Corporation
3.0 Functional Description
The ZL40220 is an LVDS clock fanout buffer with six identical output clock drivers capable of operating at
frequencies up to 750MHz.
The two Inputs to the ZL40220 are externally terminated to allow use of precision termination components and to
allow full flexibil
ity of input termination. The ZL40220 can accept DC or AC coupled LVPECL, LVDS, CML or HCSL
input signals; single ended input signals can also be accepted. A pin compatible device with internal termination is
also available.
The ZL40220 is designed to fan out
low-jitter reference clocks for wired or optical communications applications
while adding minimal jitter to the clock signal. An internal linear power supply regulator and bulk capacitors
minimize additive jitter due to power supply noise. The device operates from 2.5V+/-5% or 3.3V+/-5% supply. Its
operation is guaranteed over the industrial temperature range -40°C to +85°C.
The device block diagram is shown in Figure 1; its operation is described in the following sections.
3.1 Clock Input Selection
The select line chooses which input clock is routed to the outputs.
Table 1 - Input Selection
Sel Active Input
0 clk0
1 clk1
The following figure shows the expected clock
switching performance. The output stops at the first falling edge of
the initial clock after the select pin changes state. During switching there will be a short time when the output clock
is not toggling. After this delay, the output will start toggling again with a rising edge of the newly selected clock.
This behavior is independent of the frequencies of the input clocks. For instance, the two clocks could be at
different frequencies and the behavior would still be consistent with this figure.
2 µs
clk0
clk1
sel
outn
1
0
Figure 3 - Output During Clock Switch - Both Clocks Running

ZL40220LDG1

Mfr. #:
Manufacturer:
Microchip / Microsemi
Description:
Clock Buffer 2:6 LVDS Fanout Buffer w/Ext. Term.
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet