DATASHEET
5P49V5908 MARCH 10, 2017 1 ©2017 Integrated Device Technology, Inc.
Programmable Clock Generator 5P49V5908
Description
The 5P49V5908 is a programmable clock generator intended
for high performance consumer, networking, industrial,
computing, and data-communications applications.
Configurations may be stored in on-chip One-Time
Programmable (OTP) memory or changed using I
2
C
interface. This is IDTs fifth generation of programmable clock
technology (VersaClock
®
5).
The frequencies are generated from a single reference clock
or crystal. Two select pins allow up to 4 different
configurations to be programmed and accessible using
processor GPIOs or bootstrapping. The different selections
may be used for different operating modes (full function,
partial function, partial power-down), regional standards (US,
Japan, Europe) or system production margin testing.
The device may be configured to use one of two I
2
C
addresses to allow multiple devices to be used in a system.
Pin Assignment
Features
Generates up to four independent output frequencies with a
total of 11 differential outputs and one reference output
Supports multiple differential output I/O standards:
– Three universal outputs pairs with each configurable
as one differential output pair (LVDS, LVPECL or
regular HCSL) or two LVCMOS outputs. Frequency
of each output pair can be individually programmed
– Eight copies of Low Power HCSL(LP-HCSL) outputs.
Programmable frequency
– See Output Features and Descriptions for details
One reference LVCMOS output clock
High performance, low phase noise PLL, < 0.7 ps RMS
typical phase jitter on outputs:
– PCIe Gen1, 2, 3 compliant clock capability
– USB 3.0 compliant clock capability
– 1 GbE and 10 GbE
Four fractional output dividers (FODs)
Independent Spread Spectrum capability from each
fractional output divider (FOD)
Four banks of internal non-volatile in-system
programmable or factory programmable OTP memory
I
2
C serial programming interface
Input frequency ranges:
– LVCMOS Reference Clock Input (XIN/REF) – 1MHz
to 200MHz
– Crystal frequency range: 8MHz to 40MHz
Output frequency ranges:
– LVCMOS Clock Outputs – 1MHz to 200MHz
– LP-HCSL Clock Outputs – 1MHz to 200MHz
– Other Differential Clock Outputs – 1MHz to 350MHz
Programmable loop bandwidth
Programmable crystal load capacitance
Power-down mode
Mixed voltage operation:
– 1.8V core
– 1.8V VDDO for 8 LP-HCSL outputs
– 1.8V to 3.3V VDDO for other outputs
(3 programmable differential outputs and 1 reference
output)
– See Pin Descriptions for details
Available in 48-pin VFQFPN package (NDG48)
-40° to +85°C industrial temperature operation
1
13
48-pin VFQFPN
43
31
XOUT
XIN/REF
V
DDO
OUT10B
OUT2
OUT9B
OUT9
OUT2B
V
DDO
2
V
DDA
SEL1/SD
SEL0/SCL
V
DDO
OUT6
OUT6B
OUT1B
OUT1
V
DDO
1
V
DD
V
DDO
OUT0_SEL_I2CB
EPAD
2
3
4
5
6
14
15 16 17
18
32
33
34
35
36
4445464748
7
8
9
10
11
12
19
20
21 22 23
24
25
26
27
28
29
30
37
3839404142
V
DDO
OUT8B
OUT8
OUT7B
OUT7
SD/OE
V
DD
OUT5
OUT5B
V
DDO
4
OUT4
OUT4B
OEB
3,11
OEB
7_10
NC
OUT3
OUT3B
V
DD
V
DD_CORE
NC
NC
NC
OUT11B
OUT11
OUT10
V
DDO
0
OE_buffer
PROGRAMMABLE CLOCK GENERATOR 2 MARCH 10, 2017
5P49V5908 DATASHEET
Functional Block Diagram
Typical Applications
Ethernet switch/router
PCI Express 1.0/2.0/3.0
Broadcast video/audio timing
Multi-function printer
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fiber Channel, SAN
Telecom line cards
1 GbE and 10 GbE
XIN/REF
XOUT
SD/OE
SEL1/SDA
SEL0/SCL
V
DDA
V
DDO
V
DDO
0
OUT0_SEL_I2CB
V
DDO
1
OUT1
OUT1B
V
DDO
2
OUT2
OUT2B
V
DDO
4
OUT4
OUT4B
FOD1
FOD2
FOD3
FOD4
PLL
OTP
and
Control Logic
OE_buffer
OUT3, 5, 6, 11
OUT7 - 10
OEB
7_10
OEB
3,11
V
DD
V
DD_CORE
MARCH 10, 2017 3 PROGRAMMABLE CLOCK GENERATOR
5P49V5908 DATASHEET
Table 1:Pin Descriptions
Number Name Description
1 OUT10B Output Complementary output clock 10. Low-Power HCSL (LP-HCSL) output.
2 XOUT Input Crystal oscillator interface output.
3 XIN/REF Input Crystal oscillator interface input, or single-ended LVCMOS clock input. Ensure that the
input voltage is 1.2V max. Refer to the section “Overdriving the XIN/REF Interface”.
4 VDDA Power Analog functions power supply pin. Connect to 1.8V.
5 VDDO Power Connect to 1.8V. Power pin for outputs 3, 5-11.
6 OUT9 Output Output clock 9. Low-Power HCSL (LP-HCSL) output.
7 OUT9B Output Complementary output clock 9. Low-Power HCSL (LP-HCSL) output.
8 OUT8 Output Output clock 8. Low-Power HCSL (LP-HCSL) output.
9 OUT8B Output Complementary output clock 8. Low-Power HCSL (LP-HCSL) output.
10 OUT7 Output Output clock 7. Low-Power HCSL (LP-HCSL) output.
11 OUT7B Output Complementary output clock 7. Low-Power HCSL (LP-HCSL) output.
12 SD/OE Input Internal Pull-
down
Enables/disables the outputs (OE) or powers down the chip (SD). The SH bit controls the
configuration of the SD/OE pin. The SH bit needs to be high for SD/OE pin to be configured
as SD. The SP bit (0x02) controls the polarity of the signal to be either active HIGH or LOW
only when pin is configured as OE (Default is active LOW.) Weak internal pull down resistor.
When configured as SD, device is shut down, differential outputs are driven high/low, and the
single-ended LVCMOS outputs are driven low. When configured as OE, and outputs are
disabled, the outputs can be selected to be tri-stated or driven high/low, depending on the
programming bits as shown in the SD/OE Pin Function Truth table.
13 SEL1/SDA Input Internal Pull-
down
Configuration select pin, or I2C SDA input as selected by OUT0_SEL_I2CB. Weak internal
pull down resistor.
14 SEL0/SCL Input Internal Pull-
down
Configuration select pin, or I2C SCL input as selected by OUT0_SEL_I2CB. Weak internal
pull down resistor.
15 VDD Power Connect to 1.8V.
16 VDDO Power Connect to 1.8V. Power pin for outputs 3, 5-11.
17 OUT6 Output Output Clock 6. Low-Power HCSL (LP-HCSL) output.
18 OUT6B Output Complementary Output Clock 6. Low-Power HCSL (LP-HCSL) output.
19 OUT5 Output Output Clock 5. Low-Power HCSL (LP-HCSL) output.
20 OUT5B Output Complementary output clock 5. Low-Power HCSL (LP-HCSL) output.
21 VDDO4 Power Connect to 1.8V to 3.3V. VDD supply for OUT4.
22 OUT4 Output Output clock 4. Please refer to the Output Drivers section for more details.
23 OUT4B Output Complementary output clock 4. Please refer to the Output Drivers section for more details.
24
OEB
3,11
Input Internal Pull-
down
Active low Output Enable pin for Outputs 3, 5, 6, 11.
1 = disable outputs, 0 = enable outputs. This pin has internal pull-down.
25 NC Input
Do not connect.
26 NC Input
Do not connect.
27 VDDO Power Connect to 1.8V. Power pin for outputs 3, 5-11.
28 OUT3B Output Complementary output Clock 3. Low-Power HCSL (LP-HCSL) output.
29 OUT3 Output Output clock 3. Low-Power HCSL (LP-HCSL) output.
30 VDD_Core Power Connect to 1.8V.
31 VDD Power Connect to 1.8V.
32 NC Input Do not connect.
33
OEB
7_10
Input Internal Pull-
down
Active low Output Enable pin for Outputs 7-10.
1 = disable outputs, 0 = enable outputs. This pin has internal pull-down.
34 OUT2B Output Complementary output clock 2. Please refer to the Output Drivers section for more details.
35 OUT2 Output Output clock 2. Please refer to the Output Drivers section for more details.
36 VDDO2 Power Connect to 1.8V to 3.3V. VDD supply for OUT2
37 OUT1B Output Complementary output clock 1. Please refer to the Output Drivers section for more details.
Type

5P49V5908B000NDGI

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products XTAL 1 LVCMOS PCIe 4 Out 11 Diff 3 Pair
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet