DATASHEET
9FGL08 DECEMBER 1, 2016 1 ©2016 Integrated Device Technology, Inc.
8-output 3.3V PCIe Clock Generator 9FGL08
Description
The 9FGL08 devices are 3.3V members of IDT's 3.3V
Full-Featured PCIe family. The devices have 8 output enables
for clock management and support 2 different spread
spectrum levels in addition to spread off. The 9FGL08
supports PCIe Gen1-4 Common Clocked architectures (CC)
and PCIe Separate Reference no-Spread (SRnS) and
Separate Reference Independent Spread (SRIS) clocking
architectures. The 9FGL08P1 can be programmed with a
user-defined power up default SMBus configuration.
Recommended Application
PCIe Gen1-4 clock generation for Riser Cards, Storage,
Networking, JBOD, Communications, Access Points
Output Features
8 – 100 MHz Low-Power HCSL (LP-HCSL) DIF pairs
9FGL0841 default ZOUT = 100
9FGL0851 default ZOUT = 85
9FGL08P1 factory programmable defaults
1 - 3.3V LVCMOS REF output w/Wake-On-LAN (WOL)
support
Easy AC-coupling to other logic families, see IDT
application note AN-891
Key Specifications
PCIe Gen1-2-3-4 CC-compliant
PCIe Gen2-3 SRIS-compliant
DIF cycle-to-cycle jitter <50ps
DIF output-to-output skew <50ps
DIF 12k-20M phase jitter is <2ps rms when SSC is off
REF phase jitter is <300fs rms, SSC off, and <1.5ps rms,
SSC is On
±100ppm frequency accuracy on all clocks
Features/Benefits
Direct connection to 100 (xx41) or 85 (xx51)
transmission lines; saves 32 resistors compared to
standard PCIe devices
206mW typical power consumption (62mA*3.3V);
eliminates thermal concerns
SMBus-selectable features allows optimization to customer
requirements:
control input polarity
control input pull up/downs
slew rate for each output
differential output amplitude
33, 85 or 100 output impedance for each output
spread spectrum amount
41 and 51 devices contain default configuration; SMBus
interface not required for device operation
P1 device allows factory programming of customer-defined
input/output frequencies and SMBus power up default;
allows exact optimization to customer requirements.
8MHz - 40MHz input frequency with 9FGL08P1 device
(25MHz default); flexibility
OE# pins; support DIF power management
Pin/SMBus selectable 0%, -0.25% or -0.5% spread on DIF
outputs; minimize EMI and phase jitter for each application
DIF outputs blocked until PLL is locked; clean system
start-up
Two selectable SMBus addresses; multiple devices can
easily share an SMBus segment
Space saving 48-pin 6x6mm VFQFPN; minimal board
space
Block Diagram
Note: Resistors default to internal on 41/51 devices. P1 devices have programmable default impedances on an output-by-output basis.
XIN/CLKIN_25
X2
vSS_EN_tri
^CKPWRGD_PD#
SDATA_3.3
REF
vOE(7:0)#
SCLK_3.3
vSADR
8
603-25-150JA4I 25MHz
SSC Capable
PLL
Control
Logic
DIF0
DIF1
DIF2
DIF3
DIF4
DIF5
DIF6
DIF7
8-OUTPUT 3.3V PCIE CLOCK GENERATOR 2 DECEMBER 1, 2016
9FGL08 DATASHEET
Pin Configuration
SMBus Address Selection Table
Power Management Table
3
Power Connections
^CKPWRGD_PD#
VDDIO
vOE7#
DIF7#
DIF7
vOE6#
DIF6#
DIF6
GND
VDDIO
VDD3.3
vOE5#
48 47 46 45 44 43 42 41 40 39 38 37
vSS_EN_tri 1 36 DIF5#
GNDXTAL 2 35 DIF5
XIN/CLKIN_25 3 34 vOE4#
X2 4 33 DIF4#
VDDXTAL3.3 5 32 DIF4
VDDREF3.3 6 31 VDDIO
vSADR/REF3.3 7 30 VDDA3.3
GNDREF 8 29 GNDA
GNDDIG 9 28 vOE3#
SCLK_3.3 10 27 DIF3#
SDATA_3.3 11 26 DIF3
VDDDIG3.3 12 25 vOE2#
13 14 15 16 17 18 19 20 21 22 23 24
VDDIO
vOE0#
DIF0
DIF0#
vOE1#
DIF1
DIF1#
VDD3.3
VDDIO
GND
DIF2
DIF2#
vv prefix indicates internal 60KOhm pull down resistor
v prefix indicates internal 120KOhm pull down resistor
^ prefix indicates internal 120KOhm pull up resistor
48-pin VFQFPN, 6x6 mm, 0.4mm pitch
9FGL0841/51/P1
epad is GND
SADR Address
0 1101000
1 1101010
State of SADR on first application
of CKPWRGD_PD#
+ Read/Write Bit
x
x
True O/P Comp. O/P
0XX
Low
1
Low
1
Hi-Z
2
1 1 0 Running Running Running
111
Disabled
1
Disabled
1
Running
10X
Disabled
1
Disabled
1
Disabled
4
1. The output state is set by B11[1:0] (Low/Low default)
3. Input polarities defined at default values for 9FGL0841/0851.
4. See SMBus description for Byte 3, bit 4
REF
CKPW RGD_PD#
SMBus
OE bit
2. REF is Hi-Z until the 1st assertion of CKPWRGD_PD# high. After this, when
CKPWRG_PD# is low, REF is disabled unless Byte3[5]=1, in which case REF is
running..
DIFx/DIFx#
OEx# Pin
Pin Number
VDD VDDIO GND
52
XTAL OSC
68REF Power
12 9
Digital (dirty)
Power
20,38
13,21,31,39,
47
22,29,40,
49
DIF outputs
30 29 PLL Analog
Description
DECEMBER 1, 2016 3 8-OUTPUT 3.3V PCIE CLOCK GENERATOR
9FGL08 DATASHEET
Pin Descriptions
PIN # PIN NAME TYPE DESCRIPTION
1vSS_EN_tri
LATCHED
IN
Latched select input to select spread spectrum amount at initial power up :
1 = -0.5% spread, M = -0.25%, 0 = Spread Off
2 GNDXTAL GND GND for XTAL
3 XIN/CLKIN_25 IN Crystal input or Reference Clock input. Nominally 25MHz.
4 X2 OUT Crystal output.
5 VDDXTAL3.3 PWR Power supply for XTAL, nominal 3.3V
6 VDDREF3.3 PWR VDD for REF output. nominal 3.3V.
7vSADR/REF3.3
LATCHED
I/O
Latch to select SMBus Address/3.3V LVCMOS copy of X1/REFIN pin
8 GNDREF GND Ground pin for the REF outputs.
9 GNDDIG GND Ground pin for digital circuitry
10 SCLK_3.3 IN Clock pin of SMBus circuitry, 3.3V tolerant.
11 SDATA_3.3 I/O Data pin for SMBus circuitry, 3.3V tolerant.
12 VDDDIG3.3 PWR 3.3V digital power (dirty power)
13 VDDIO PWR Power supply for differential outputs
14 vOE0# IN
Active low input for enabling DIF pair 0. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
15 DIF0 OUT Differential true clock output
16 DIF0# OUT Differential Complementary clock output
17 vOE1# IN
Active low input for enabling DIF pair 1. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
18 DIF1 OUT Differential true clock output
19 DIF1# OUT Differential Complementary clock output
20 VDD3.3 PWR Power supply, nominal 3.3V
21 VDDIO PWR Power supply for differential outputs
22 GND GND Ground pin.
23 DIF2 OUT Differential true clock output
24 DIF2# OUT Differential Complementary clock output
25 vOE2# IN
Active low input for enabling DIF pair 2. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
26 DIF3 OUT Differential true clock output
27 DIF3# OUT Differential Complementary clock output
28 vOE3# IN
Active low input for enabling DIF pair 3. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
29 GNDA GND Ground pin for the PLL core.
30 VDDA3.3 PWR 3.3V power for the PLL core.
31 VDDIO PWR Power supply for differential outputs
32 DIF4 OUT Differential true clock output
33 DIF4# OUT Differential Complementary clock output
34 vOE4# IN
Active low input for enabling DIF pair 4. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
35 DIF5 OUT Differential true clock output
36 DIF5# OUT Differential Complementary clock output
37 vOE5# IN
Active low input for enabling DIF pair 5. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
38 VDD3.3 PWR Power supply, nominal 3.3V
39 VDDIO PWR Power supply for differential outputs

9FGL0841BKILF

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products 8 O/P PCIE Gen 1-2-3 Clock Gen 100 Ohm
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union