NCV3843BV
http://onsemi.com
7
Sink Saturation
(Load to V
CC
)
T
A
= -55°C
V
CC
Source Saturation
(Load to Ground)
0
V
sat
, OUTPUT SATURATION VOLTAGE (V)
8000
I
O
, OUTPUT LOAD CURRENT (mA)
200 400 600
1.0
2.0
3.0
-2.0
-1.0
0
T
A
= -55°C
Figure 14. Output Saturation Voltage
versus Load Current
Figure 15. Output Waveform
Figure 16. Output Cross Conduction
Figure 17. Supply Current versus Supply Voltage
T
A
= 25°C
R
T
= 10 k
C
T
= 3.3 nF
V
FB
= 0 V
I
Sense
= 0 V
T
A
= 25°C
, SUPPLY CURRENT (mA)
CC
I
0
0
V
CC
, SUPPLY VOLTAGE (V)
10 20 30 40
5
10
15
20
25
T
A
= 25°C
GND
V
CC
= 15 V
80 ms Pulsed Load
120 Hz Rate
V
CC
= 30 V
C
L
= 15 pF
T
A
= 25°C
V
CC
= 15 V
C
L
= 1.0 nF
T
A
= 25°C
50 ns/DIV
100 ns/DIV
100 mA/DIV 20 V/DIV
90%
10%
, OUTPUT VOLTAGE
O
V, SUPPLY CURRENT
CC
I
PIN FUNCTION DESCRIPTION
8Pin 14Pin Function Description
1 1 Compensation This pin is the Error Amplifier output and is made available for loop compensation.
2 3 Voltage
Feedback
This is the inverting input of the Error Amplifier. It is normally connected to the switching power
supply output through a resistor divider.
3 5 Current
Sense
A voltage proportional to inductor current is connected to this input. The PWM uses this
information to terminate the output switch conduction.
4 7 R
T
/C
T
The Oscillator frequency and maximum Output duty cycle are programmed by connecting resistor
R
T
to V
ref
and capacitor C
T
to ground. Operation to 500 kHz is possible.
5 GND This pin is the combined control circuitry and power ground.
6 10 Output This output directly drives the gate of a power MOSFET. Peak currents up to 1.0 A are sourced
and sunk by this pin.
7 12 V
CC
This pin is the positive supply of the control IC.
8 14 V
ref
This is the reference output. It provides charging current for capacitor C
T
through resistor R
T
.
8 Power
Ground
This pin is a separate power ground return that is connected back to the power source. It is used
to reduce the effects of switching transient noise on the control circuitry.
11 V
C
The Output high state (V
OH
) is set by the voltage applied to this pin. With a separate power
source connection, it can reduce the effects of switching transient noise on the control circuitry.
9 GND This pin is the control circuitry ground return and is connected back to the power source ground.
2,4,6,1
3
NC No connection. These pins are not internally connected.
NCV3843BV
http://onsemi.com
8
OPERATING DESCRIPTION
The NCV3843BV is a high performance, fixed frequency,
current mode controller. They are specifically designed for
OffLine and DCtoDC converter applications offering
the designer a costeffective solution with minimal external
components. A representative block diagram is shown in
Figure 18.
Oscillator
The oscillator frequency is programmed by the values
selected for the timing components R
T
and C
T
. Capacitor C
T
is charged from the 5.0 V reference through resistor R
T
to
approximately 2.8 V and discharged to 1.2 V by an internal
current sink. During the discharge of C
T
, the oscillator
generates an internal blanking pulse that holds the center
input of the NOR gate high. This causes the Output to be in
a low state, thus producing a controlled amount of output
deadtime. Figure 2 shows R
T
versus Oscillator Frequency
and Figure 3, Output Deadtime versus Frequency, both for
given values of C
T
. Note that many values of R
T
and C
T
will
give the same oscillator frequency but only one combination
will yield a specific output deadtime at a given frequency.
The oscillator thresholds are temperature compensated to
within ±6% at 50 kHz. The NCV3843BV is guaranteed to
within ±10% at 250 kHz. These internal circuit refinements
minimize variations of oscillator frequency and maximum
output duty cycle. The results are shown in Figures 4 and 5.
In many noisesensitive applications it may be desirable
to frequencylock the converter to an external system clock.
This can be accomplished by applying a clock signal to the
circuit shown in Figure 21. For reliable locking, the
freerunning oscillator frequency should be set about 10%
less than the clock frequency. A method for multiunit
synchronization is shown in Figure 22. By tailoring the
clock waveform, accurate Output duty cycle clamping can
be achieved.
Error Amplifier
A fully compensated Error Amplifier with access to the
inverting input and output is provided. It features a typical
DC voltage gain of 90 dB, and a unity gain bandwidth of
1.0 MHz with 57 degrees of phase margin (Figure 8). The
noninverting input is internally biased at 2.5 V and is not
pinned out. The converter output voltage is typically divided
down and monitored by the inverting input. The maximum
input bias current is 2.0 mA which can cause an output
voltage error that is equal to the product of the input bias
current and the equivalent input divider source resistance.
The Error Amp Output (Pin 1) is provided for external
loop compensation (Figure 32). The output voltage is offset
by two diode drops (1.4 V) and divided by three before it
connects to the noninverting input of the Current Sense
Comparator. This guarantees that no drive pulses appear at
the Output (Pin 6) when pin 1 is at its lowest state (V
OL
).
This occurs when the power supply is operating and the load
is removed, or at the beginning of a softstart interval
(Figures 24, 25). The Error Amp minimum feedback
resistance is limited by the amplifiers source current
(0.5 mA) and the required output voltage (V
OH
) to reach the
comparators 1.0 V clamp level:
R
f(min)
3.0 (1.0 V) + 1.4 V
0.5 mA
= 8800 W
Current Sense Comparator and PWM Latch
The NCV3843BV operates as a current mode controller,
whereby output switch conduction is initiated by the
oscillator and terminated when the peak inductor current
reaches the threshold level established by the Error
Amplifier Output/Compensation (Pin 1). Thus the error
signal controls the peak inductor current on a
cyclebycycle basis. The Current Sense Comparator PWM
Latch configuration used ensures that only a single pulse
appears at the Output during any given oscillator cycle. The
inductor current is converted to a voltage by inserting the
groundreferenced sense resistor R
S
in series with the
source of output switch Q1. This voltage is monitored by the
Current Sense Input (Pin 3) and compared to a level derived
from the Error Amp Output. The peak inductor current under
normal operating conditions is controlled by the voltage at
pin 1 where:
I
pk
=
V
(Pin
1)
1.4 V
3 R
S
Abnormal operating conditions occur when the power
supply output is overloaded or if output voltage sensing is
lost. Under these conditions, the Current Sense Comparator
threshold will be internally clamped to 1.0 V. Therefore the
maximum peak switch current is:
I
pk(max)
=
1.0 V
R
S
When designing a high power switching regulator it
becomes desirable to reduce the internal clamp voltage in
order to keep the power dissipation of R
S
to a reasonable
level. A simple method to adjust this voltage is shown in
Figure 23. The two external diodes are used to compensate
the internal diodes, yielding a constant clamp voltage over
temperature. Erratic operation due to noise pickup can result
if there is an excessive reduction of the I
pk(max)
clamp
voltage.
A narrow spike on the leading edge of the current
waveform can usually be observed and may cause the power
supply to exhibit an instability when the output is lightly
loaded. This spike is due to the power transformer
interwinding capacitance and output rectifier recovery time.
The addition of an RC filter on the Current Sense Input with
a time constant that approximates the spike duration will
usually eliminate the instability (refer to Figure 27).
NCV3843BV
http://onsemi.com
9
+
-
Reference
Regulator
V
CC
UVLO
+
-
V
ref
UVLO
3.6V
36V
S
R
Q
Internal
Bias
+
1.0mA
Oscillator
2.5V
R
R
R
2R
Error
Amplifier
Voltage
Feedback
Input
Output/
Compensation
Current Sense
Comparator
1.0V
V
CC
7(12)
GND
5(9)
V
C
7(11)
Output
6(10)
Power Ground
5(8)
Current Sense Input
3(5)
R
S
Q1
V
CC
V
in
1(1)
2(3)
4(7)
8(14)
R
T
C
T
V
ref
= Sink Only Positive True Logic
Pin numbers adjacent to terminals are for the 8-pin package.
Pin numbers in parenthesis are for the D suffix SOIC-14 package.
Figure 18. Representative Block Diagram
Figure 19. Timing Diagram
Large R
T
/Small C
T
Small R
T
/Large C
T
PWM
Latch
(See
Text)
Capacitor C
T
Latch
“Set" Input
Output/
Compensation
Current Sense
Input
Latch
“Reset" Input
Output

NCV3843BVDR2G

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
Switching Controllers ANA PWM SWTCHING REG
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet