2002 Nov 22 7
NXP Semiconductors Preliminary specification
48 kHz IEC 60958 audio DAC UDA1352TS
Table 1 Pin types
TYPE DESCRIPTION
DS digital supply
DGND digital ground
AS analog supply
AGND analog ground
DI digital input
DIS digital Schmitt-triggered input
DID digital input with internal pull-down resistor
DISD digital Schmitt-triggered input with internal pull-down resistor
DIU digital input with internal pull-up resistor
DISU digital Schmitt-triggered input with internal pull-up resistor
DO digital output
DIO digital input and output
DIOS digital Schmitt-triggered input and output
IIC input and open-drain output for I
2
C-bus
AIO analog input and output
handbook, halfpage
UDA1352TS
MGU654
1
2
3
4
5
6
7
8
9
10
11
12
13
14
PCMDET
TEST1
V
DDD
SELIIC
RESET
V
DDD(C)
V
SSD
L3DATA
L3CLOCK
L3MODE
MUTE
V
SSD(C)
SPDIF
V
DDA(DAC)
DA0
n.c.
SELSTATIC
DA1
V
DDA(PLL)
V
SSA(PLL)
n.c.
n.c.
V
SSA(DAC)
V
ref
TEST2
VOUTR
LOCK
VOUTL
28
27
26
25
24
23
22
21
20
19
18
17
16
15
Fig.2 Pin configuration.
2002 Nov 22 8
NXP Semiconductors Preliminary specification
48 kHz IEC 60958 audio DAC UDA1352TS
8 FUNCTIONAL DESCRIPTION
8.1 Clock regeneration and lock detection
The UDA1352TS contains an on-board PLL for
regenerating a system clock from the IEC 60958 input
bitstream.
Remark: If there is no input signal, the PLL generates a
minimum frequency and the output spectrum shifts
accordingly. Since the analog output does not have an
analog mute, this means noise that is out of band under
normal conditions can move into the audio band.
When the on-board clock locks to the incoming frequency,
the lock indicator bit is set and can be read via the L3-bus
or I
2
C-bus interface. Internally, the PLL lock indication can
be combined with the PCM status bit of the input data
stream and the status whether any burst preamble is
detected or not. By default, when both the IEC 60958
decoder and the on-board clock have locked to the
incoming signal and the input data stream is PCM data,
pin LOCK will be asserted. However, when the IC is locked
but the PCM status bit reports non-PCM data, pin LOCK is
returned to LOW level. This combination of the lock status
and the PCM detection can be overruled by the L3-bus or
I
2
C-bus register setting.
The lock indication output can be used, for example, for
muting purposes. The lock signal can be used to drive an
external analog muting circuit to prevent out of band noise
from becoming audible when the PLL runs at its minimum
frequency (e.g. when there is no SPDIF input signal).
The UDA1352TS has a dedicated pin PCMDET to indicate
whether valid PCM data stream is detected or (supposed
to be) non-PCM data is detected.
8.2 Mute
The UDA1352TS is equipped with a cosine roll-off mute in
the DSP data path of the DAC part. Muting the DAC (by
pin MUTE or via bit MT in the L3-bus or I
2
C-bus mode)
will result in a soft mute as shown in Fig.3. The cosine
roll-off soft mute takes 32 × 32 samples = 23 ms at
44.1 kHz sampling frequency.
When operating in the L3-bus or I
2
C-bus mode, the device
will mute on start-up. In the L3-bus or I
2
C-bus mode, it is
necessary to explicitly switch off the mute for audio output
by means of bit MT in the device register.
In the L3-bus or I
2
C-bus mode, pin MUTE will at all time
mute the output signal. This is in contrast to the UDA1350
and the UDA1351 in which pin MUTE in the L3-bus mode
does not have any function.
8.3 Auto mute
By default, the DAC outputs will be muted until the
UDA1352TS is locked, regardless of the level on
pin MUTE or the state of bit MT. In this way, only valid data
will be passed to the outputs. This mute is done in the
SPDIF interface and is a hard mute, not a cosine roll-off
mute.
If needed, this muting can be bypassed by setting
bit MUTEBP = 1 via the L3-bus or I
2
C-bus interface. As a
result, the UDA1352TS will no longer mute during
out-of-lock situations.
handbook, halfpage
01051525
1
0
0.8
MGU119
20
0.6
0.4
0.2
t (ms)
mute
factor
Fig.3 Mute as a function of raised cosine roll-off.
2002 Nov 22 9
NXP Semiconductors Preliminary specification
48 kHz IEC 60958 audio DAC UDA1352TS
8.4 Data path
The UDA1352TS data path consists of the IEC 60958
decoder, the audio feature processor, the digital
interpolator and noise shaper and the DACs.
8.4.1 IEC 60958
INPUT
The IEC 60958 decoder features an on-chip amplifier with
hysteresis, which amplifies the SPDIF input signal to
CMOS level (see Fig.4).
All 24 bits of data for left and right are extracted from the
input bitstream as well as 40 channel status bits for left and
right. These bits can be read via the L3-bus or I
2
C-bus
interface.
The UDA1352TS supports the following sample
frequencies and data bit rates:
f
s
= 32.0 kHz, resulting in a data rate of 2.048 Mbits/s
f
s
= 44.1 kHz, resulting in a data rate of 2.8224 Mbits/s
f
s
= 48.0 kHz, resulting in a data rate of 3.072 Mbits/s.
The UDA1352TS supports timing levels I, II and III, as
specified by the IEC 60958 standard. This means that the
accuracy of the above mentioned sampling frequencies
depends on the timing level I, II or III as mentioned in
Section 11.4.1.
8.4.2 A
UDIO FEATURE PROCESSOR
The audio feature processor automatically provides
de-emphasis for the IEC 60958 data stream in the static
pin control mode and default mute at start-up in the L3-bus
or I
2
C-bus mode.
When used in the L3-bus or I
2
C-bus mode, it provides the
following additional features:
Left and right independent volume control
Bass boost control
Treble control
Mode selection of the sound processing bass boost and
treble filters: flat, minimum and maximum
Soft mute control with raised cosine roll-off.
8.4.3 I
NTERPOLATOR
The UDA1352TS includes an on-board interpolating filter
which converts the incoming data stream from 1f
s
to 64f
s
by cascading a recursive filter and a FIR filter.
Table 2 Interpolator characteristics
8.4.4 N
OISE SHAPER
The fifth-order noise shaper operates at 64f
s
. It shifts
in-band quantization noise to frequencies well above the
audio band. This noise shaping technique enables high
signal-to-noise ratios to be achieved. The noise shaper
output is converted to an analog signal using a filter stream
DAC.
handbook, halfpage
MGU656
13SPDIF
75 Ω
180 pF
10 nF
UDA1352TS
Fig.4 IEC 60958 input circuit and typical
application.
PARAMETER CONDITIONS VALUE (dB)
Pass-band ripple 0 to 0.45f
s
±0.03
Stop band >0.55f
s
50
Dynamic range 0 to 0.45f
s
114
DC gain −−5.67

UDA1352TS/N3,118

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
IC DAC AUDIO 48KHZ 28-SSOP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet