DATASHEET
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR IDT5V19EE403
IDT®
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR 1
IDT5V19EE403 REV M 092412
Description
The IDT5V19EE403 is a programmable clock generator
intended for high performance data-communications,
telecommunications, consumer, and networking
applications. There are four internal PLLs, each individually
programmable, allowing for four unique non-integer-related
frequencies. The frequencies are generated from a single
reference clock. The reference clock can come from one of
the two redundant clock inputs. Automatic or manual
switchover function allows any one of the redundant clocks
to be selected during normal operation.
The IDT5V19EE403 is in-system, programmable and can
be programmed through the use of I
2
C interface. An
internal EEPROM allows the user to save and restore the
configuration of the device without having to reprogram it on
power-up.
Each of the four PLLs has an 7-bit reference divider and a
12-bit feedback divider. This allows the user to generate
four unique non-integer-related frequencies. The PLL loop
bandwidth is programmable to allow the user to tailor the
PLL response to the application. For instance, the user can
tune the PLL parameters to minimize jitter generation or to
maximize jitter attenuation. Spread spectrum generation
and/or fractional divides are allowed on two of the PLLs.
There are a total of four 8-bit output dividers. The outputs
are connected to the PLLs via a switch matrix. The switch
matrix allows the user to route the PLL outputs to any
output bank. This feature can be used to simplify and
optimize the board layout. In addition, each output's slew
rate and enable/disable function is programmable.
Features
Four internal PLLs
Internal non-volatile EEPROM
Fast (400kHz) mode I
2
C serial interface
Input frequency range: 1 MHz to 200 MHz
Output frequency range: 4.9 kHz to 200 MHz
Reference crystal input with programmable linear load
capacitance
– Crystal frequency range: 8 MHz to 50 MHz
Integrated VCXO
Each PLL has a 7-bit reference divider and a 12-bit
feedback-divider
8-bit output-divider blocks
Fractional division capability on one PLL
Two of the PLLs support spread spectrum generation
capability
I/O Standards:
– Outputs - 3.3 V LVTTL/ LVCMOS
– Inputs - 3.3 V LVTTL/ LVCMOS
Programmable slew rate control
Programmable loop bandwidth
Programmable output inversion to reduce bimodal jitter
Redundant clock inputs with auto and manual switchover
options
Individual output enable/disable
Power-down mode
3.3V core V
DD
Available in VFQFPN package
-40 to +85°C Industrial Temp operation
IDT5V19EE403
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR CLOCK SYNTHESIZER
IDT®
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR 2
IDT5V19EE403 REV M 092412
Functional Block Diagram
1. CLKIN, CLKSEL, SD/OE and SEL[2:0] have pull down resistors.
PLL0 (SS)
PLL1
PLL2
PLL3 (SS)
/DIV2
/DIV1
/DIV3
/DIV6
VCXO
controlled
Logic
XIN/REF
XOUT
CLKIN
CLKSEL
SDA
SCL
SEL[2:0]
OUT1
OUT2
OUT3
OUT6
SD/OE
S
R
C
1
S
R
C
2
S
R
C
3
S
R
C
6
Control
Logic
S1
S3
VIN
IDT5V19EE403
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR CLOCK SYNTHESIZER
IDT®
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR 3
IDT5V19EE403 REV M 092412
Pin Configuration
Pin Descriptions
1
7
24-pin QFN
19
13
XIN/REF
VDDX
GND
VIN
CLKSEL
OUT3
XOUT
GND
AVDD
OUT6
VDDO3
CLKIN
OUT1
OUT2
VDDO1
VDD
SDAT
SCLK
SEL2
SEL1
SEL0
SD/OE
GND
VDD
Pin# Pin Name I/O Pin Type Pin Description
1 VIN I LVTTL VCXO analog control voltage input. Pulls output ±100ppm by
varying from 0V to 3.3V.
2 XOUT O LVTTL CRYSTAL_OUT -- Reference crystal feedback.
3 XIN / REF I LVTTL CRYSTAL_IN -- Reference crystal input or external reference clock
input.
4
VDDx
Power Crystal oscillator power supply. Connect to 3.3V through 5Ω
resistor. Use filtered analog power supply if available.
5 CLKIN I LVTTL Input clock. Weak internal pull down resistor.
6 GND Power Connect to Ground.
7 OUT1 O LVTTL Configurable clock output 1.
8 OUT2 O LVTTL Configurable clock output 2.
9 VDD Power Device power supply. Connect to 3.3V.
10 VDD Power Device power supply. Connect to 3.3V.
11 SDAT I/O Open Drain Bidirectional I
2
C data. An external pull-up resistor is required. See
I
2
C specification for pull-up value recommendation.
12 SCLK I LVTTL I
2
C clock. An external pull-up resistor is required. See I
2
C
specification for pull-up value recommendation.
13 CLKSEL I LVTTL Input clock selector. Weak internal pull down resistor.
14 AVDD Power Device analog power supply. Connect to 3.3V. Use filtered analog
power supply if available.
15 GND Power Connect to Ground.

5V19EE403NLGI8

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products EEPROM PROGRAMMABLE PLL AND VCXO
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet