TJF1052I All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2016. All rights reserved.
Product data sheet Rev. 3 — 20 May 2016 22 of 27
NXP Semiconductors
TJF1052i
Galvanically isolated high-speed CAN transceiver
17. Appendix: ISO 11898-2:2016 parameter cross-reference list
Table 15. ISO 11898-2:2016 to NXP data sheet parameter conversion
ISO 11898-2:2016 NXP data sheet
Parameter Notation Symbol Parameter
HS-PMA dominant output characteristics
Single ended voltage on CAN_H V
CAN_H
V
O(dom)
dominant output voltage
Single ended voltage on CAN_L V
CAN_L
Differential voltage on normal bus load V
Diff
V
O(dif)
differential output voltage
Differential voltage on effective resistance during arbitration
Optional: Differential voltage on extended bus load range
HS-PMA driver symmetry
Driver symmetry V
SYM
V
TXsym
transmitter voltage symmetry
Maximum HS-PMA driver output current
Absolute current on CAN_H I
CAN_H
I
O(sc)dom
dominant short-circuit output
current
Absolute current on CAN_L I
CAN_L
HS-PMA recessive output characteristics, bus biasing active/inactive
Single ended output voltage on CAN_H V
CAN_H
V
O(rec)
recessive output voltage
Single ended output voltage on CAN_L V
CAN_L
Differential output voltage V
Diff
V
O(dif)
differential output voltage
Optional HS-PMA transmit dominant timeout
Transmit dominant timeout, long t
dom
t
to(dom)TXD
TXD dominant time-out time
Transmit dominant timeout, short
HS-PMA static receiver input characteristics, bus biasing active/inactive
Recessive state differential input voltage range
Dominant state differential input voltage range
V
Diff
V
th(RX)dif
differential receiver threshold
voltage
V
rec(RX)
receiver recessive voltage
V
dom(RX)
receiver dominant voltage
HS-PMA receiver input resistance (matching)
Differential internal resistance R
Diff
R
i(dif)
differential input resistance
Single ended internal resistance R
CAN_H
R
CAN_L
R
i
input resistance
Matching of internal resistance MR R
i
input resistance deviation
HS-PMA implementation loop delay requirement
Loop delay t
Loop
t
d(TXDH-RXDH)
delay time from TXD HIGH to
RXD HIGH
t
d(TXDL-RXDL)
delay time from TXD LOW to RXD
LOW
Optional HS-PMA implementation data signal timing requirements for use with bit rates above 1 Mbit/s up to
2 Mbit/s and above 2 Mbit/s up to 5 Mbit/s
Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s,
intended
t
Bit(Bus)
t
bit(bus)
transmitted recessive bit width
Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s t
Bit(RXD)
t
bit(RXD)
bit time on pin RXD
Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s t
Rec
t
rec
receiver timing symmetry
TJF1052I All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2016. All rights reserved.
Product data sheet Rev. 3 — 20 May 2016 23 of 27
NXP Semiconductors
TJF1052i
Galvanically isolated high-speed CAN transceiver
[1] t
fltr(wake)bus
- bus wake-up filter time, in devices with basic wake-up functionality
HS-PMA maximum ratings of V
CAN_H
, V
CAN_L
and V
Diff
Maximum rating V
Diff
V
Diff
V
(CANH-CANL)
voltage between pin CANH and
pin CANL
General maximum rating V
CAN_H
and V
CAN_L
V
CAN_H
V
CAN_L
V
x
voltage on pin x
Optional: Extended maximum rating VCAN_H and VCAN_L
HS-PMA maximum leakage currents on CAN_H and CAN_L, unpowered
Leakage current on CAN_H, CAN_L I
CAN_H
I
CAN_L
I
L
leakage current
HS-PMA bus biasing control timings
CAN activity filter time, long t
Filter
t
wake(busdom)
[1]
bus dominant wake-up time
CAN activity filter time, short t
wake(busrec)
[1]
bus recessive wake-up time
Wake-up timeout, short t
Wake
t
to(wake)bus
bus wake-up time-out time
Wake-up timeout, long
Timeout for bus inactivity t
Silence
t
to(silence)
bus silence time-out time
Bus Bias reaction time t
Bias
t
d(busact-bias)
delay time from bus active to bias
Table 15. ISO 11898-2:2016 to NXP data sheet parameter conversion
ISO 11898-2:2016 NXP data sheet
Parameter Notation Symbol Parameter
TJF1052I All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2016. All rights reserved.
Product data sheet Rev. 3 — 20 May 2016 24 of 27
NXP Semiconductors
TJF1052i
Galvanically isolated high-speed CAN transceiver
18. Revision history
Table 16. Revision history
Document ID Release date Data sheet status Change notice Supersedes
TJF1052i v.3 20160520 Product data sheet - TJF1052i v.3
Modifications:
Some minor typos and formatting errors corrected
Figure 1, Figure 4, Figure 6, Figure 8 amended
Section 7.1.2, Section 7.2.2 revised
Table 9: supply pin voltages combined in parameter V
x
; Table note 1 added; parameter V
trt
revised
Table 11: measurement added/values and conditions changed for parameter I
DD2
; reference to
Table note 2
added in measurement conditions of I
O(sc)dom
; Table note 3 amended
Table 12: added parameter t
fltr(wake)bus
ISO 11898-2:2016 compliance:
Section 1: text amended (2nd last paragraph)
Section 2.1
: text amended (3rd feature)
Table 9
: parameter V
(CANH-CANL)
added
Table 11 :
- measurement conditions changed for parameters V
O(dom)
, V
O(dif)
, I
L
, I
O(sc)dom
, V
hys(RX)dif
and
V
th(RX)dif
(associated table note removed)
- added parameters V
TXsym
(and associated table note), V
rec(RX)
and V
dom(RX)
- symbol V
O(dif)bus
renamed as V
O(dif)
- additional measurements included for parameter V
O(dif)
Table 12 :
- added parameters t
bit(bus)
and t
rec
- parameter t
PD(TXD-RXD)
replaced with parameters t
d(TXDL-RXDL)
and t
d(TXDH-RXDH)
- additional measurement included for parameter t
bit(RXD)
Figure 5 amended; Figure 10 added
Section 17 added
TJF1052i v.2 20150115 Product data sheet - TJF1052i v.1
TJF1052i v.1 201300710 Product data sheet - -

TJF1052IT/5Y

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
CAN Interface IC TJF1052IT/SO16//5/REEL 13 Q1 DP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet