74HC_HCT1G125_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 1 — 18 June 2013 9 of 16
NXP Semiconductors
74HC1G125-Q100; 74HCT1G125-Q100
Bus buffer/line driver; 3-state
12. Waveforms
Measurement points are given in Table 11.
Fig 5. Propagation delay data input (A) to output (Y)
001aad070
A input
Y output
t
PLH
t
PHL
GND
V
I
V
M
V
M
Measurement points are given in Table 11.
Logic levels: V
OL
and V
OH
are typical output voltage drop that occur with the output load.
Fig 6. Enable and disable times
mna644
t
PLZ
t
PHZ
outputs
disabled
outputs
enabled
V
Y
V
X
outputs
enabled
output
LOW-to-OFF
OFF-to-LOW
output
HIGH-to-OFF
OFF-to-HIGH
OE input
V
I
V
OL
V
OH
V
CC
V
M
GND
GND
t
PZL
t
PZH
V
M
V
M
Table 11. Measurement points
Type Input Output
V
M
V
M
V
X
V
Y
74HC1G125-Q100 0.5V
CC
0.5V
CC
V
OL
0.3 V V
OH
0.3 V
74HCT1G125-Q100 1.3 V 1.3 V V
OL
0.3 V V
OH
0.3 V
74HC_HCT1G125_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 1 — 18 June 2013 10 of 16
NXP Semiconductors
74HC1G125-Q100; 74HCT1G125-Q100
Bus buffer/line driver; 3-state
Test data is given in Table 12.
Definitions for test circuit:
R
T
= Termination resistance should be equal to the output impedance Z
o
of the pulse generator
C
L
= Load capacitance including jig and probe capacitance
R
L
= Load resistor
S1 = Test selection switch
Fig 7. Test circuit for measuring switching times
V
M
V
M
t
W
t
W
10 %
90 %
0 V
V
I
V
I
negative
pulse
positive
pulse
0 V
V
M
V
M
90 %
10 %
t
f
t
r
t
r
t
f
001aad983
DUT
V
CC
V
CC
V
I
V
O
R
T
R
L
S1
C
L
open
G
Table 12. Test data
Type Input Load S1 position
V
I
t
r
, t
f
C
L
R
L
t
PLH
, t
PHL
t
PZH
, t
PHZ
t
PZL
, t
PLZ
74HC1G125-Q100 V
CC
6 ns 15 pF, 50 pF 1 k open GND V
CC
74HCT1G125-Q100 3 V 6 ns 15 pF, 50 pF 1 k open GND V
CC
74HC_HCT1G125_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 1 — 18 June 2013 11 of 16
NXP Semiconductors
74HC1G125-Q100; 74HCT1G125-Q100
Bus buffer/line driver; 3-state
13. Package outline
Fig 8. Package outline SOT353-1 (TSSOP5)
UNIT
A
1
A
max.
A
2
A
3
b
p
LH
E
L
p
wyv
ceD
(1)
E
(1)
Z
(1)
θ
REFERENCES
OUTLINE
VERSION
EUROPEAN
PROJECTION
ISSUE DATE
IEC JEDEC JEITA
mm
0.1
0
1.0
0.8
0.30
0.15
0.25
0.08
2.25
1.85
1.35
1.15
0.65
e
1
1.3
2.25
2.0
0.60
0.15
7°
0°
0.1 0.10.30.425
DIMENSIONS (mm are the original dimensions)
Note
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
0.46
0.21
SOT353-1 MO-203 SC-88A
00-09-01
03-02-19
w M
b
p
D
Z
e
e
1
0.15
13
5
4
θ
A
A
2
A
1
L
p
(A
3
)
detail X
L
H
E
E
c
v M
A
X
A
y
1.5 3 mm0
scale
TSSOP5: plastic thin shrink small outline package; 5 leads; body width 1.25 mm
SOT353-1
1.1

74HCT1G125GW-Q100H

Mfr. #:
Manufacturer:
Nexperia
Description:
Buffers & Line Drivers 74HCT1G125GW-Q100/UMT5/REEL 7
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet