74HC_HCT1G125_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 1 — 18 June 2013 10 of 16
NXP Semiconductors
74HC1G125-Q100; 74HCT1G125-Q100
Bus buffer/line driver; 3-state
Test data is given in Table 12.
Definitions for test circuit:
R
T
= Termination resistance should be equal to the output impedance Z
o
of the pulse generator
C
L
= Load capacitance including jig and probe capacitance
R
L
= Load resistor
S1 = Test selection switch
Fig 7. Test circuit for measuring switching times
V
M
V
M
t
W
t
W
10 %
90 %
0 V
V
I
V
I
negative
pulse
positive
pulse
0 V
V
M
V
M
90 %
10 %
t
f
t
r
t
r
t
f
001aad983
DUT
V
CC
V
CC
V
I
V
O
R
T
R
L
S1
C
L
open
G
Table 12. Test data
Type Input Load S1 position
V
I
t
r
, t
f
C
L
R
L
t
PLH
, t
PHL
t
PZH
, t
PHZ
t
PZL
, t
PLZ
74HC1G125-Q100 V
CC
6 ns 15 pF, 50 pF 1 k open GND V
CC
74HCT1G125-Q100 3 V 6 ns 15 pF, 50 pF 1 k open GND V
CC