DATA SHEET
3.3V 1:12 LVCMOS PLL Clock Generator MPC9772
MPC9772 REVISION 8 3/16/16 1 ©2016 Integrated Device Technology, Inc.
The MPC9772 is a 3.3 V compatible, 1:12 PLL based clock generator targeted
for high performance low-skew clock distribution in mid-range to
high-performance networking, computing and telecom applications. With output
frequencies up to 240 MHz and output skews less than 250 ps the device meets
the needs of the most demanding clock applications.
Features
1:12 PLL Based Low-Voltage Clock Generator
3.3 V Power Supply
Internal Power-On Reset
Generates Cock Signals Up to 240 MHz
Maximum Output Skew of 250 ps
On-Chip Crystal Oscillator Clock Reference
Two LVCMOS PLL Reference Clock Inputs
External PLL Feedback Supports Zero-Delay Capability
Various Feedback and Output Dividers (See Applications Information
Section)
Supports Up to Three Individual Generated Output Clock Frequencies
Synchronous Output Clock Stop Circuitry for Each Individual Output for
Power Down Support
Drives Up to 24 Clock Lines
Ambient Temperature Range 0C to +70C
Pin and Function Compatible To the MPC972
52-Lead Pb-Free Package
For drop in replacement use 87972DYI-147
Functional Description
The MPC9772 utilizes PLL technology to frequency lock its outputs onto an input reference clock. Normal operation of the
MPC9772 requires the connection of the PLL feedback output QFB to feedback input FB_IN to close the PLL feedback path. The
reference clock frequency and the divider for the feedback path determine the VCO frequency. Both must be selected to match
the VCO frequency range. The MPC9772 features an extensive level of frequency programmability between the 12 outputs as
well as the output to input relationships, for instance 1:1, 2:1, 3:1, 3:2, 4:1, 4:3, 5:1, 5:2, 5:3, 5:4, 5:6, 6:1, 8:1, and 8:3.
The QSYNC output will indicate when the coincident rising edges of the above relationships will occur. The selectability of the
feedback frequency is independent of the output frequencies. This allows for very flexible programming of the input reference
versus output frequency relationship. The output frequencies can be either odd or even multiples of the input reference. In addi-
tion the output frequency can be less than the input frequency for applications where a frequency needs to be reduced by a non-
binary factor. The MPC9772 also supports the 180 phase shift of one of its output banks with respect to the other output banks.
The QSYNC outputs reflects the phase relationship between the QA and QC outputs and can be used for the generation of sys-
tem baseline timing signals.
The REF_SEL pin selects the internal crystal oscillator or the LVCMOS compatible inputs as the reference clock signal. Two
alternative LVCMOS compatible clock inputs are provided for clock redundancy support. The PLL_EN control selects the PLL
bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is routed directly to the output
dividers bypassing the PLL. The PLL bypass is fully static and the minimum clock frequency specification and all other PLL char-
acteristics do not apply.
The outputs can be individually disabled (stopped in logic low state) by programming the serial CLOCK_STOP interface of the
MPC9772. The MPC9772 has an internal power-on reset.
The MPC9772 is fully 3.3 V compatible and requires no external loop filter components. All inputs (except XTAL) accept
LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 transmission
lines. For series terminated transmission lines, each of the MPC9772 outputs can drive one or two traces giving the devices an
effective fanout of 1:24. The device is pin and function compatible to the MPC972 and is packaged in a 52-lead LQFP package.
3.3 V 1:12 LVCMOS
PLL CLOCK GENERATOR
AE SUFFIX
52-LEAD LQFP PACKAGE
Pb-FREE PACKAGE
CASE 848D-03
MPC9772
PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES SEPTEMBER 7, 2016
REVISION 8 3/16/16 2 ©2016 Integrated Device Technology, Inc.
MPC9772 DATA SHEET
Figure 1. Logic Diagram
Figure 2. MPC9772 52-Lead Package Pinout (Top View)
PLL
4, 6, 8, 12
0
1
1
0
1
0
1
0
QFB
QSYNC
12
3
2
2
2
All input resistors have a value of 25k
1
0
XTAL_IN
XTAL_OUT
CCLK0
CCLK1
FSEL_A[0:1]
FSEL_B[0:1]
FSEL_C[0:1]
INV_CLK
QA0
QA1
QA2
QA3
QB0
QB1
QB2
QB3
QC0
QC1
Bank A
Bank B
Bank C
Clock Stop
VCO
Ref
FB
SYNC PULSE
4, 6, 8, 10
12, 16, 20
2, 4, 6, 8
4, 6, 8, 10
QC2
QC3
FSEL_FB[0:2]
STOP_DATA
STOP_CLK
MR
/OE
CCLK_SEL
REF_SEL
FB_IN
VCO_SEL
PLL_EN
V
CC
CLK
Stop
CLK
Stop
CLK
Stop
CLK
Stop
CLK
Stop
XTAL
V
CC
V
CC
V
CC
2
1
Power-On Reset
FSEL_B1
FSEL_B0
FSEL_A1
FSEL_A0
QA3
V
CC
QA2
GND
QA1
VCC
QA0
GND
VCO_SEL
FSEL_FB1
QSYNC
GND
QC0
V
CC
QC1
FSEL_C0
FSEL_C1
QC2
V
CC
QC3
GND
INV_CLK
GND
QB0
V
CC
QB1
GND
QB2
V
CC
QB3
FB_IN
GND
QFB
V
CC
FSEL_FB0
GND
MR/OE
STOP_CLK
STOP_DATA
FSEL_FB2
PLL_EN
REF_SEL
CCLK_SEL
CCLK0
CCLK1
XTAL_IN
XTAL_OUT
VC
C_PLL
40
41
42
43
44
45
46
47
48
49
50
51
52
25
24
23
22
21
20
19
18
17
16
15
14
1 2 3 4 5 6 7 8 9 10111213
39 38 37 36 35 34 33 32 31 30 29 28 27
26
MPC9772
REVISION 8 3/16/16 3 ©2016 INTEGRATED DEVICE TECHNOLOGY, INC.
MPC9772 DATA SHEET
Table 1. Pin Configuration
Pin I/O Type Function
CCLK0 Input LVCMOS PLL reference clock
CCLK1 Input LVCMOS Alternative PLL reference clock
XTAL_IN, XTAL_OUT Analog Crystal oscillator interface
FB_IN Input LVCMOS PLL feedback signal input, connect to an QFB
CCLK_SEL Input LVCMOS LVCMOS clock reference select
REF_SEL Input LVCMOS LVCMOS/PECL reference clock select
VCO_SEL Input LVCMOS VCO operating frequency select
PLL_EN Input LVCMOS PLL enable/PLL bypass mode select
MR/OE Input LVCMOS Output enable/disable (high-impedance tristate) and device reset
FSEL_A[0:1] Input LVCMOS Frequency divider select for bank A outputs
FSEL_B[0:1] Input LVCMOS Frequency divider select for bank B outputs
FSEL_C[0:1] Input LVCMOS Frequency divider select for bank C outputs
FSEL_FB[0:2] Input LVCMOS Frequency divider select for the QFB output
INV_CLK Input LVCMOS Clock phase selection for outputs QC2 and QC3
STOP_CLK Input LVCMOS Clock input for clock stop circuitry
STOP_DATA Input LVCMOS Configuration data input for clock stop circuitry
QA[0-3] Output LVCMOS Clock outputs (Bank A)
QB[0-3] Output LVCMOS Clock outputs (Bank B)
QC[0-3] Output LVCMOS Clock outputs (Bank C)
QFB Output LVCMOS PLL feedback output. Connect to FB_IN.
QSYNC Output LVCMOS Synchronization pulse output
GND Supply Ground Negative power supply
V
CC_PLL
Supply V
CC
PLL positive power supply (analog power supply). It is recommended to use an external RC
filter for the analog power supply pin V
CC_PLL
. Please see applications section for details.
V
CC
Supply V
CC
Positive power supply for I/O and core. All V
CC
pins must be connected to the positive power
supply for correct operation

MPC9772AE

Mfr. #:
Manufacturer:
Description:
Clock Generators & Support Products FSL 1-12 LVCMOS PLL Clock Generator, xta
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet