ADV3202/ADV3203
Rev. 0 | Page 16 of 20
APPLICATIONS INFORMATION
PROGRAMMING
The ADV3202/ADV3203 are programmed serially through a
193-bit serial word that updates the matrix and the state of the
sync-tip clamps each time the part is programmed.
Serial Programming Description
The serial programming mode uses the CLK, DATA IN,
UPDATE
, and
CS
device pins. The first step is to assert a low
on
CS
to select the device for programming. The
UPDATE
signal should be high during the time that data is shifted into
the serial port of the device. Although the data still shifts in
when
UPDATE
is low, the transparent, asynchronous latches
allow the shifting data to reach the matrix. This causes the
matrix to try to update to every intermediate state as defined by
the shifting data.
The data at DATA IN is clocked in at every rising edge of CLK.
A total of 193 bits must be shifted in to complete the program-
ming. For each of the 16 outputs, there are five bits (D0 to D4)
that determine the source of its input followed by one bit (D5)
that determines the enabled state of the output. If D5 is low
(output disabled), the five associated bits (D0 to D4) do not
matter because no input is switched to that output. These
comprise the first 96 bits of DATA IN. The remaining 96 bits of
DATA IN should be set to zero. If a string of 96 zeros is not
suffixed to the first 96 bits of DATA IN, a certain test mode is
employed that can cause the device to draw up to 30% more
current. The last bit, Bit 193, is used to enable or disable the
sync-tip clamps. If Bit 193 is low, the sync-tip clamps are
disabled; otherwise, they are enabled.
The sync-tip clamp bit is shifted in first, followed by the most
significant output address data (OUT15). The enable bit (D5) is
shifted in first, followed by the input address (D4 to D0) entered
sequentially with D4 first and D0 last. Each remaining output is
programmed sequentially, until the least significant output
address data is shifted in. At this point,
UPDATE
can be taken
low, which causes the programming of the device according to
the data that was just shifted in. The
UPDATE
latches are
asynchronous and when
UPDATE
is low, they are transparent.
If more than one ADV3202/ADV3203 device is to be serially
programmed in a system, the DATA OUT signal from one
device can be connected to the DATA IN of the next device to
form a serial chain. All of the
CLK
and
UPDATE
pins should be
connected in parallel and operated as described previously. The
serial data is input to the DATA IN pin of the first device of the
chain, and it ripples through to the last. Therefore, the data for
the last device in the chain should come at the beginning of the
programming sequence. The length of the programming
sequence is 193 bits times the number of devices in the chain.
Reset
When powering up the ADV3200/ADV3201, it is often useful
to have the outputs come up in the disabled state. The
RESET
pin, when taken low, causes all outputs to be disabled. After
power-up, the
UPDATE
pin should be driven high prior to
raising
RESET
.
Because the data in the shift register is random after power-up,
it should not be used to program the matrix, or the matrix may
enter unknown states. To prevent this, do not apply a logic low
signal to
UPDATE
initially after power-up. The shift register
should first be loaded with data and
UPDATE
then taken low to
program the device.
The
RESET
pin has a 25 k pull-up resistor to DVCC that can
be used to create a simple power-on reset circuit. A capacitor
from
RESET
to ground holds
RESET
low for some time while
the rest of the device stabilizes. The low condition causes all the
outputs to be disabled. The capacitor then charges through the
pull-up resistor to the high state, thus allowing full programming
capability of the device.
The
CS
pin has a 25 k pull-down resistor to ground.
ADV3202/ADV3203
Rev. 0 | Page 17 of 20
COMPLIANT TO JEDEC STANDARDS MS-026-BGA-HD
081808-A
OUTLINE DIMENSIONS
0.15
0.10
0.05
0.08
COPLANARITY
0.20
0.15
0.09
1.45
1.40
1.35
3.5°
VIEW A
ROTATED 90° CCW
0.27
0.22
0.17
0.75
0.60
0.45
0.50
BSC
24.10
24.00 SQ
23.90
26.20
26.00 SQ
25.80
LEAD PITCH
TOP VIEW
(PINS DOWN)
BOTTOM VIEW
(PINS UP)
EXPOSED
PAD
1
44
1
44
45
89
88
45
88
132
89
132
176
133
176
133
PIN 1
1.60 MAX
1.00 REF
SEATING
PLANE
VIEW A
7.80
REF
21.50 REF
FOR PROPER CONNECTION OF
THE EXPOSED PAD, REFER TO
THE PIN CONFIGURATION AND
FUNCTION DESCRIPTIONS
SECTION OF THIS DATA SHEET.
Figure 22. 176-Lead Low Profile Quad Flat Package, Exposed Pad [LQFP_EP]
(SW-176-1)
Dimensions shown in millimeters
ORDERING GUIDE
Model Temperature Range Package Description Package Option
ADV3202ASWZ
1
−40°C to +85°C 176-Lead Low Profile Quad Flat Package, Exposed Pad [LQFP_EP] SW-176-1
ADV3203ASWZ
1
−40°C to +85°C 176-Lead Low Profile Quad Flat Package, Exposed Pad [LQFP_EP] SW-176-1
1
Z = RoHS Compliant Part.
ADV3202/ADV3203
Rev. 0 | Page 18 of 20
NOTES

ADV3203ASWZ

Mfr. #:
Manufacturer:
Analog Devices Inc.
Description:
Analog & Digital Crosspoint ICs 300 MHz 32 x 16 Buffered
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet