74HC_HCT86 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 3 — 27 August 2012 7 of 16
NXP Semiconductors
74HC86; 74HCT86
Quad 2-input EXCLUSIVE-OR gate
[1] t
pd
is the same as t
PHL
and t
PLH
.
[2] t
t
is the same as t
THL
and t
TLH
.
[3] C
PD
is used to determine the dynamic power dissipation (P
D
in W):
P
D
=C
PD
V
CC
2
f
i
N+ (C
L
V
CC
2
f
o
) where:
f
i
= input frequency in MHz;
f
o
= output frequency in MHz;
C
L
= output load capacitance in pF;
V
CC
= supply voltage in V;
N = number of inputs switching;
(C
L
V
CC
2
f
o
) = sum of outputs.
11. Waveforms
74HCT86
t
pd
propagation delay nA, nB to nY; see Figure 5
[1]
V
CC
= 4.5 V - 17 32 40 48 ns
V
CC
= 5.0 V; C
L
=15pF - 14 - - - ns
t
t
transition time V
CC
= 4.5 V; see Figure 5
[2]
- 7 15 19 22 ns
C
PD
power dissipation
capacitance
per package;
V
I
=GNDtoV
CC
1.5 V
[3]
-30- - -pF
Table 7. Dynamic characteristics …continued
GND = 0 V; C
L
= 50 pF; for load circuit see Figure 6.
Symbol Parameter Conditions 25 C 40 C to +125 C Unit
Min Typ Max Max
(85 C)
Max
(125 C)
Measurement points are given in Table 9.
V
OL
and V
OH
are typical voltage output levels that occur with the output load.
Fig 5. Input to output propagation delays
001aai814
nA, nB input
V
I
GND
V
OH
V
OL
nY output
t
THL
t
TLH
V
M
V
M
V
X
V
Y
t
PHL
t
PLH
Table 8. Measurement points
Type Input Output
V
M
V
M
V
X
V
Y
74HC86 0.5V
CC
0.5V
CC
0.1V
CC
0.9V
CC
74HCT86 1.3 V 1.3 V 0.1V
CC
0.9V
CC
74HC_HCT86 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 3 — 27 August 2012 8 of 16
NXP Semiconductors
74HC86; 74HCT86
Quad 2-input EXCLUSIVE-OR gate
Test data is given in Table 9.
Definitions test circuit:
R
T
= termination resistance should be equal to output impedance Z
o
of the pulse generator.
C
L
= load capacitance including jig and probe capacitance.
Fig 6. Load circuitry for measuring switching times
001aah768
t
W
t
W
t
r
t
r
t
f
V
M
V
I
negative
pulse
GND
V
I
positive
pulse
GND
10 %
90 %
90 %
10 %
V
M
V
M
V
M
t
f
V
CC
DUT
R
T
V
I
V
O
C
L
G
Table 9. Test data
Type Input Load Test
V
I
t
r
, t
f
C
L
74HC86 V
CC
6.0 ns 15 pF, 50 pF t
PLH
, t
PHL
74HCT86 3.0 V 6.0 ns 15 pF, 50 pF t
PLH
, t
PHL
74HC_HCT86 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 3 — 27 August 2012 9 of 16
NXP Semiconductors
74HC86; 74HCT86
Quad 2-input EXCLUSIVE-OR gate
12. Package outline
Fig 7. Package outline SOT27-1 (DIP14)

74HCT86N,652

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
Logic Gates QUAD EXCL OR GATE
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet