MTY100N10E

MTY100N10E
http://onsemi.com
4
POWER MOSFET SWITCHING
Switching behavior is most easily modeled and predicted
by recognizing that the power MOSFET is charge
controlled. The lengths of various switching intervals (Δt)
are determined by how fast the FET input capacitance can
be charged by current from the generator.
The published capacitance data is difficult to use for
calculating rise and fall because draingate capacitance
varies greatly with applied voltage. Accordingly, gate
charge data is used. In most cases, a satisfactory estimate of
average input current (I
G(AV)
) can be made from a
rudimentary analysis of the drive circuit so that
t = Q/I
G(AV)
During the rise and fall time interval when switching a
resistive load, V
GS
remains virtually constant at a level
known as the plateau voltage, V
SGP
. Therefore, rise and fall
times may be approximated by the following:
t
r
= Q
2
x R
G
/(V
GG
V
GSP
)
t
f
= Q
2
x R
G
/V
GSP
where
V
GG
= the gate drive voltage, which varies from zero to V
GG
R
G
= the gate drive resistance
and Q
2
and V
GSP
are read from the gate charge curve.
During the turnon and turnoff delay times, gate current is
not constant. The simplest calculation uses appropriate
values from the capacitance curves in a standard equation for
voltage change in an RC network. The equations are:
t
d(on)
= R
G
C
iss
In [V
GG
/(V
GG
V
GSP
)]
t
d(off)
= R
G
C
iss
In (V
GG
/V
GSP
)
The capacitance (C
iss
) is read from the capacitance curve at
a voltage corresponding to the offstate condition when
calculating t
d(on)
and is read at a voltage corresponding to the
onstate when calculating t
d(off)
.
At high switching speeds, parasitic circuit elements
complicate the analysis. The inductance of the MOSFET
source lead, inside the package and in the circuit wiring
which is common to both the drain and gate current paths,
produces a voltage at the source which reduces the gate drive
current. The voltage is determined by Ldi/dt, but since di/dt
is a function of drain current, the mathematical solution is
complex. The MOSFET output capacitance also
complicates the mathematics. And finally, MOSFETs have
finite internal gate resistance which effectively adds to the
resistance of the driving source, but the internal resistance
is difficult to measure and, consequently, is not specified.
The resistive switching time variation versus gate
resistance (Figure 9) shows how typical switching
performance is affected by the parasitic circuit elements. If
the parasitics were not present, the slope of the curves would
maintain a value of unity regardless of the switching speed.
The circuit used to obtain the data is constructed to minimize
common inductance in the drain and gate circuit loops and
is believed readily achievable with board mounted
components. Most power electronic loads are inductive; the
data in the figure is taken with a resistive load, which
approximates an optimally snubbed inductive load. Power
MOSFETs may be safely operated into an inductive load;
however, snubbing reduces switching losses.
24000
20000
16000
12000
8000
4000
0
10 5 0 5 10 15 20 25
GATE−TO−SOURCE OR DRAIN−TO−SOURCE VOLTAGE (VOLTS)
C, CAPACITANCE (pF)
Figure 7. Capacitance Variation
V
GS
V
DS
V
GS
= 0 VV
DS
= 0 V
T
J
= 25°C
C
iss
C
rss
C
iss
C
oss
C
rss
MTY100N10E
http://onsemi.com
5
V
DS
, DRAIN−TO−SOURCE VOLTAGE (VOLTS)
V
GS
, GATE−TO−SOURCE VOLTAGE (VOLTS)
100
0
0.5 0.6 0.7 0.8
V
GS
= 0 V
T
J
= 25°C
10000
1000
10
1 10 100
12
10
8
6
4
2
0
0 50 100 150 200 300
Q
g
, TOTAL GATE CHARGE (nC)
Q2
120
100
80
60
40
20
0
DRAINTOSOURCE DIODE CHARACTERISTICS
V
SD
, SOURCE−TO−DRAIN VOLTAGE (VOLTS)
Figure 8. Gate Charge versus GatetoSource Voltage
I
S
, SOURCE CURRENT (AMPS)
Figure 9. Resistive Switching Time
Variation versus Gate Resistance
R
G
, GATE RESISTANCE (OHMS)
t, TIME (ns)
Figure 10. Diode Forward Voltage versus Current
QT
T
J
= 25°C
I
D
= 100 A
V
DD
= 50 V
I
D
= 100 A
V
GS
= 10 V
T
J
= 25°C
t
d(on)
t
d(off)
t
f
t
r
0.9
100
250
80
60
40
20
1.11
Q1
Q3
V
GS
V
DS
SAFE OPERATING AREA
The Forward Biased Safe Operating Area curves define
the maximum simultaneous draintosource voltage and
drain current that a transistor can handle safely when it is
forward biased. Curves are based upon maximum peak
junction temperature and a case temperature (T
C
) of 25°C.
Peak repetitive pulsed power limits are determined by using
the thermal response data in conjunction with the procedures
discussed in AN569, “Transient Thermal
ResistanceGeneral Data and Its Use.”
Switching between the offstate and the onstate may
traverse any load line provided neither rated peak current
(I
DM
) nor rated voltage (V
DSS
) is exceeded and the
transition time (t
r
,t
f
) do not exceed 10 μs. In addition the total
power averaged over a complete switching cycle must not
exceed (T
J(MAX)
T
C
)/(R
θ
JC
).
A Power MOSFET designated EFET can be safely used
in switching circuits with unclamped inductive loads. For
reliable operation, the stored energy from circuit inductance
dissipated in the transistor while in avalanche must be less
than the rated limit and adjusted for operating conditions
differing from those specified. Although industry practice is
to rate in terms of energy, avalanche energy capability is not
a constant. The energy rating decreases nonlinearly with an
increase of peak current in avalanche and peak junction
temperature.
Although many EFETs can withstand the stress of
draintosource avalanche at currents up to rated pulsed
current (I
DM
), the energy rating is specified at rated
continuous current (I
D
), in accordance with industry
custom. The energy rating must be derated for temperature
as shown in the accompanying graph (Figure 12). Maximum
energy at currents below rated continuous I
D
can safely be
assumed to equal the values indicated.
MTY100N10E
http://onsemi.com
6
SAFE OPERATING AREA
1
0.1
0.01
1.0E−05 1.0E−04 1.0E−03 1.0E−02 1.0E−01 1.0E+00 1.0E+01
t, TIME (s)
D = 0.5
0.2
r
(t)
, EFFECTIVE TRANSIENT THERMAL RESISTANCE
(NORMALIZED)
0.1
0.05
0.02
0.01
250
200
0
25 50 75 100 125 150
1000
100
10
1
0.1 1 10 100
100 μs
10 μs
1 ms
10 ms
dc
T
J
, STARTING JUNCTION TEMPERATURE (°C)
E
AS
, SINGLE PULSE DRAIN−TO−SOURCE
Figure 11. Maximum Rated Forward Biased
Safe Operating Area
V
DS
, DRAIN−TO−SOURCE VOLTAGE (VOLTS)
Figure 12. Maximum Avalanche Energy versus
Starting Junction Temperature
AVALANCHE ENERGY (mJ)
I
D
, DRAIN CURRENT (AMPS)
R
DS(on)
LIMIT
THERMAL LIMIT
PACKAGE LIMIT
Figure 13. Thermal Response
R
θ
JC
(t) = r(t) R
θ
JC
D CURVES APPLY FOR POWER
PULSE TRAIN SHOWN
READ TIME AT t
1
T
J(pk)
− T
C
= P
(pk)
R
θ
JC
(t)
P
(pk)
t
1
t
2
DUTY CYCLE, D = t
1
/t
2
V
GS
= 20 V
SINGLE PULSE
T
C
= 25°C
I
D
= 100 A
SINGLE PULSE
150
100
50
Figure 14. Diode Reverse Recovery Waveform
di/dt
t
rr
t
a
t
p
I
S
0.25 I
S
TIME
I
S
t
b

MTY100N10E

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
MOSFET N-CH 100V 100A TO-264
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet