PCA9574 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet Rev. 5 — 25 September 2014 19 of 32
NXP Semiconductors
PCA9574
8-bit I
2
C-bus and SMBus, level translating, low voltage GPIO
12. Static characteristics
Table 14. Static characteristics
V
DD
= 1.1 V to 3.6 V; V
DD(IO)
= 1.1 V to 3.6 V; V
SS
=0V; T
amb
=
40
C to +85
C; unless otherwise specified.
Symbol Parameter Conditions Min Typ Max Unit
Supplies
V
DD
supply voltage 1.1 - 3.6 V
V
DD(IO)
input/output supply voltage 1.1 - V
DD
+0.5 V
I
DD
supply current operating mode; V
DD
=3.6V;
no load; f
SCL
= 100 kHz; I/O = inputs
- 135 200 A
I
stbL
LOW-level standby current Standby mode; V
DD
= 3.6 V; no load;
V
I
=V
SS
; f
SCL
= 0 kHz; I/O = inputs
-0.251 A
I
stbH
HIGH-level standby current Standby mode; V
DD
= 3.6 V; no load;
V
I
=V
DD
; f
SCL
= 0 kHz; I/O = inputs
-0.251 A
V
POR
power-on reset voltage no load; V
I
=V
DD
or V
SS
(rising V
DD
)- 0.81.0 V
Input SCL; input/output SDA
V
IL
LOW-level input voltage 0.5 - +0.3V
DD
V
V
IH
HIGH-level input voltage 0.7V
DD
-3.6 V
I
OL
LOW-level output current V
OL
=0.2V; V
DD
=1.1V 1 - - mA
V
OL
=0.4V; V
DD
=2.3V 3 - - mA
I
L
leakage current V
I
=V
DD
or V
SS
1-+1 A
C
i
input capacitance V
I
=V
SS
-610pF
I/Os
V
IL
LOW-level input voltage 0.5 - +0.3V
DD(IO)
V
V
IH
HIGH-level input voltage 0.7V
DD(IO)
-3.6 V
I
OH
HIGH-level output current V
OH
=0.9V; V
DD(IO)
=1.1V 1 - - mA
I
OL
LOW-level output current V
OL
=0.2V; V
DD(IO)
=1.1V 1 - - mA
V
OL
=0.5V; V
DD(IO)
=3.6V 2 3 - mA
V
OH
HIGH-level output voltage I
OH
= 1mA; V
DD(IO)
= 1.1 V 0.8 - - V
I
LIH
HIGH-level input leakage
current
V
DD(IO)
=3.6V; V
I
=V
DD(IO)
--1 A
I
LIL
LOW-level input leakage
current
V
DD(IO)
=3.6V; V
I
=V
SS
--1 A
C
i
input capacitance - 3.7 5 pF
C
o
output capacitance - 3.7 5 pF
Interrupt INT
I
OL
LOW-level output current V
OL
=0.4V; V
DD
=1.1V 3 - - mA
Select input A0; RESET
V
IL
LOW-level input voltage 0.5 - +0.3V
DD
V
V
IH
HIGH-level input voltage 0.7V
DD
-3.6 V
I
LI
input leakage current V
I
=V
DD
or V
SS
1-+1 A
PCA9574 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet Rev. 5 — 25 September 2014 20 of 32
NXP Semiconductors
PCA9574
8-bit I
2
C-bus and SMBus, level translating, low voltage GPIO
Fig 16. V
OH
at V
DD
=3.3V, V
DD(IO)
=1.2V, I
OH
= 1 mA Fig 17. V
OH
at V
DD
=3.3V, V
DD(IO)
=3.3V, I
OH
= 1mA
1.0
2.0
3.0
V
OH
(V)
0
T
amb
(°C)
40 10020
002aae765
0 20 40 60 80
4.0
V
OH
(V)
0
T
amb
(°C)
40 10020
002aae766
0 20 40 60 80
1.0
2.0
3.0
PCA9574 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet Rev. 5 — 25 September 2014 21 of 32
NXP Semiconductors
PCA9574
8-bit I
2
C-bus and SMBus, level translating, low voltage GPIO
13. Dynamic characteristics
[1] t
VD;ACK
= time for acknowledgement signal from SCL LOW to SDA (out) LOW.
[2] t
VD;DAT
= minimum time for SDA data out to be valid following SCL LOW.
[3] C
b
= total capacitance of one bus line in pF.
Table 15. Dynamic characteristics
V
DD
= 1.1 V to 3.6 V; V
DD(IO)
= 1.1 V to 3.6 V; V
SS
=0V; T
amb
=
40
C to +85
C; unless otherwise specified.
Symbol Parameter Conditions Standard-mode
I
2
C-bus
Fast-mode I
2
C-bus Unit
Min Max Min Max
f
SCL
SCL clock frequency 0 100 0 400 kHz
t
BUF
bus free time between a STOP and
START condition
4.7 - 1.3 - s
t
HD;STA
hold time (repeated) START condition 4.0 - 0.6 - s
t
SU;STA
set-up time for a repeated START
condition
4.7 - 0.6 - s
t
SU;STO
set-up time for STOP condition 4.0 - 0.6 - s
t
VD;ACK
data valid acknowledge time
[1]
0.3 3.45 0.1 0.9 s
t
HD;DAT
data hold time 0 - 0 - ns
t
VD;DAT
data valid time
[2]
300 - 50 - ns
t
SU;DAT
data set-up time 250 - 100 - ns
t
LOW
LOW period of the SCL clock 4.7 - 1.3 - s
t
HIGH
HIGH period of the SCL clock 4.0 - 0.6 - s
t
f
fall time of both SDA and SCL signals - 300 20 + 0.1C
b
[3]
300 ns
t
r
rise time of both SDA and SCL signals - 1000 20 + 0.1C
b
[3]
300 ns
t
SP
pulse width of spikes that must be
suppressed by the input filter
-50 - 50ns
Port timing
t
v(Q)
data output valid time - 200 - 200 ns
t
su(D)
data input set-up time 150 - 150 - ns
t
h(D)
data input hold time 1 - 1 - s
Interrupt timing
t
v(INT)
valid time on pin INT -4 - 4s
t
rst(INT)
reset time on pin INT -4 - 4s
Reset
t
w(rst)
reset pulse width 6 - 6 - ns
t
rec(rst)
reset recovery time 0 - 0 - ns
t
rst(SDA)
SDA reset time Figure 19 - 450 - 450 ns
t
rst(GPIO)
GPIO reset time Figure 19 - 450 - 450 ns

PCA9574HR,115

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
IC I/O EXPANDER I2C 8B 16HXQFN
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet