1
FN8251.1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774
| Intersil (and design) is a registered trademark of Intersil Americas Inc.
Copyright Intersil Americas Inc. 2005-2006. All Rights Reserved
All other trademarks mentioned are the property of their respective owners.
X40430, X40431, X40434, X40435
4Kbit EEPROM
Triple Voltage Monitor with Integrated
CPU Supervisor
FEATURES
Monitoring voltages: 5V to 9V
Independent core voltage monitor
Triple voltage detection and reset assertion
Standard reset threshold settings. See selec-
tion table on page 2.
Adjust low voltage reset threshold voltages
using special programming sequence
Reset signal valid to V
CC
= 1V
Monitor three separate voltages
Fault detection register
Selectable power-on reset timeout
(0.05s, 0.2s, 0.4s, 0.8s)
Selectable watchdog timer interval
(25ms, 200ms, 1.4s or off)
Debounced manual reset input
Low power CMOS
25µA typical standby current, watchdog on
6µA typical standby current, watchdog off
Memory security
4Kbits of EEPROM
16 byte page write mode
5ms write cycle time (typical)
Built-in inadvertent write protection
Power-up/power-down protection circuitry
Block lock protect 0, or 1/2, of EEPROM
400kHz 2-wire interface
2.7V to 5.5V power supply operation
Available packages
14 Ld SOIC, TSSOP
Pb-free plus anneal available (RoHS compliant)
APPLICATIONS
Communication equipment
Routers, hubs, switches
Disk arrays, network storage
Industrial systems
Process control
Intelligent instrumentation
Computer systems
Computers
Network servers
DESCRIPTION
The X40430, X40431, X40434, X40435 combines
power-on reset control, watchdog timer, supply voltage
supervision, second and third voltage supervision,
manual reset, and Block Lock
protect serial EEPROM
in one package. This combination lowers system cost,
reduces board space requirements, and increases
reliability.
Applying voltage to V
CC
activates the power-on reset
circuit which holds RESET/RESET
active for a period of
time. This allows the power supply and system oscilla-
tor to stabilize before the processor can execute code.
Low V
CC
detection circuitry protects the users system
from low voltage conditions, resetting the system
when V
CC
falls below the minimum V
TRIP1
point.
RESET/RESET
is active until V
CC
returns to proper
operating level and stabilizes. A second and third volt-
age monitor circuit tracks the unregulated supply to
provide a power fail warning or monitors different
power supply voltage. Three common low voltage
combinations are available. However, Intersil’s unique
circuits allows the threshold for either voltage monitor
to be reprogrammed to meet specific system level
requirements or to fine-tune the threshold for applica-
tions requiring higher precision.
A manual reset input provides debounce circuitry for
minimum reset component count.
The Watchdog Timer provides an independent protec-
tion mechanism for microcontrollers. When the micro-
controller fails to restart a timer within a selectable
time out interval, the device activates the WDO
signal.
The user selects the interval from three preset values.
Once selected, the interval does not change, even
after cycling the power.
The memory portion of the device is a CMOS Serial
EEPROM array with Intersil’s Block Lock protection.
The array is internally organized as x 8. The device
features a 2-wire interface and software protocol
allowing operation on an I
2
C bus.
The device utilizes Intersil’s proprietary Direct Write
cell, providing a minimum endurance of 100,000
cycles and a minimum data retention of 100 years.
Data Sheet May 24, 2006
N
O
T
RE
C
O
M
M
E
N
D
E
D
F
O
R
N
E
W
D
E
S
I
G
N
S
N
O
R
E
C
O
M
M
E
N
D
E
D
R
E
P
L
A
C
E
M
E
N
T
c
o
n
t
a
c
t
o
u
r
T
e
c
h
n
i
c
a
l
S
u
p
p
o
r
t
C
e
n
t
e
r
a
t
1
-
8
8
8
-
I
N
T
E
R
S
I
L
o
r
w
w
w
.
i
n
t
e
r
s
i
l
.
c
o
m
/
t
s
c
2
FN8251.1
May 24, 2006
BLOCK DIAGRAM
*Voltage monitor requires Vcc to operate. Others are independent of Vcc.
V3FAIL
V2FAIL
WDO
MR
LOWLINE
RESET
RESET
X40430/34
X40431/35
V3 Monitor
Logic
V2 Monitor
Logic
Fault Detection
Register
Status
Register
EEPROM
Array
Data
Register
Command
Decode Test
& Control
Logic
Power-on,
Manual Reset
Low Voltage
Reset
Generation
V
CC
Monitor
Logic
V3MON
V2MON
SDA
WP
SCL
V
CC
(V1MON)
+
-
+
-
Watchdog
and
Reset Logic
V
TRIP3
+
-
V
TRIP2
V
TRIP1
*X40430, X40431=
V
CC
or
V2MON*
V2MON
X40434, X40435 =
V
CC
Device
Expected System
Voltages Vtrip1(V) Vtrip2(V) Vtrip3(V)
POR
(system)
X40430, X40431
-A
-B
-C
5V; 3V or 3.3V; 1.8V
5V; 3V; 1.8V
3.3V; 2.5V; 1.8V
2.0–4.75*
4.55–4.65*
4.35–4.45*
2.95–3.05*
1.70–4.75
2.85–2.95
2.55–2.65
2.15–2.25
1.70–4.75
1.65–1.75
1.65–1.75
1.65–1.75
RESET = X40430
RESET = X40431
X40434, X40435
-A
-B
-C
5V; 3.3V; 1.5V
5V; 3V or 3.3V; 1.5V
5V; 3 or 3.3V; 1.2V
2.0–4.75*
4.55–4.65*
4.55–4.65*
4.55–4.65*
0.90–3.50*
1.25–1.35*
1.25–1.35*
0.95–1.05*
1.70–4.75
3.05–3.15
2.85–2.95
2.85–2.95
RESET = X40434
RESET
= X40435
X40430, X40431, X40434, X40435
3
FN8251.1
May 24, 2006
Ordering Information
PART NUMBER*
PART
MARKING
MONITORED
V
CC
RANGE
V
TRIP1
RANGE
V
TRIP2
RANGE
V
TRIP3
RANGE
TEMP.
RANGE (°C) PACKAGE
PKG.
DWG. #
PART NUMBER WITH RESET
X40430S14-C X40430S C 1.7 to 3.6 2.9V ±50mV 2.2V ±50mV 1.7V ±50mV 0 to 70 14 Ld SOIC (150 mil) M14.15
X40430S14I-C X40430S IC -40 to +85 14 Ld SOIC (150 mil) M14.15
X40430V14-C X4043 0VC 0 to 70 14 Ld TSSOP
(4.4mm)
M14.173
X40430V14I-C X4043 0VIC -40 to +85 14 Ld TSSOP
(4.4mm)
M14.173
X40430S14-B X40430S B 1.7 to 5.5 4.4V ±50mV 2.6V ±50mV 0 to 70 14 Ld SOIC (150 mil) M14.15
X40430S14Z-B
(Note)
X40430S ZB 0 to 70 14 Ld SOIC (150 mil)
(Pb-free)
M14.15
X40430S14I-B X40430S IB -40 to +85 14 Ld SOIC (150 mil) M14.15
X40430S14IZ-B
(Note)
X40430S ZIB -40 to +85 14 Ld SOIC (150 mil)
(Pb-free)
M14.15
X40430V14-B X4043 0VB 0 to 70 14 Ld TSSOP
(4.4mm)
M14.173
X40430V14Z-B
(Note)
X40430V ZB 0 to 70 14 Ld TSSOP
(4.4mm) (Pb-free)
M14.173
X40430V14I-B X4043 0VIB -40 to +85 14 Ld TSSOP
(4.4mm)
M14.173
X40430V14IZ-B
(Note)
X40430V ZIB -40 to +85 14 Ld TSSOP
(4.4mm) (Pb-free)
M14.173
X40434S14-C X40434S C 1.0 to 5.5 4.6V ±50mV 1.0V ±50mV 2.9V ±50mV 0 to 70 14 Ld SOIC (150 mil) M14.15
X40434S14I-C X40434S IC -40 to +85 14 Ld SOIC (150 mil) M14.15
X40434V14-C X40434V C 0 to 70 14 Ld TSSOP
(4.4mm)
M14.173
X40434V14I-C X40434V IC -40 to +85 14 Ld TSSOP
(4.4mm)
M14.173
X40434S14-B X40434S B 1.3 to 5.5 1.3V ±50mV 0 to 70 14 Ld SOIC (150 mil) M14.15
X40434S14Z-B
(Note)
X40434S ZB 1.3 to 5.5 0 to 70 14 Ld SOIC (150 mil)
(Pb-free)
M14.15
X40434S14I-B X40434S IB 1.3 to 5.5 -40 to +85 14 Ld SOIC (150 mil) M14.15
X40434S14IZ-B
(Note)
X40434S ZIB 1.3 to 5.5 -40 to +85 14 Ld SOIC (150 mil)
(Pb-free)
M14.15
X40434V14-B X40434V B 1.3 to 5.5 0 to 70 14 Ld TSSOP
(4.4mm)
M14.173
X40434V14Z-B
(Note)
X40434V ZB 1.3 to 5.5 0 to 70 14 Ld TSSOP
(4.4mm) (Pb-free)
M14.173
X40434V14I-B X40434V IB 1.3 to 5.5 -40 to +85 14 Ld TSSOP
(4.4mm)
M14.173
X40434V14IZ-B
(Note)
X4043 4V ZIB 1.3 to 5.5 -40 to +85 14 Ld TSSOP
(4.4mm) (Pb-free)
M14.173
X40434S14-A X40434S A 1.3 to 5.5 3.1V ±50mV 0 to 70 14 Ld SOIC (150 mil) M14.15
X40434S14Z-A
(Note)
X40434S ZA 1.3 to 5.5 0 to 70 14 Ld SOIC (150 mil)
(Pb-free)
M14.15
X40434S14I-A X40434S IA 1.3 to 5.5 -40 to +85 14 Ld SOIC (150 mil) M14.15
X40434S14IZ-A
(Note)
X40434S ZIA 1.3 to 5.5 -40 to +85 14 Ld SOIC (150 mil)
(Pb-free)
M14.15
X40430, X40431, X40434, X40435

X40431S14I-B

Mfr. #:
Manufacturer:
Renesas / Intersil
Description:
IC VOLT MON TRPL EEPROM 14-SOIC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union