2–6 Chapter 2: ByteBlaster II Specifications
Statement of China-RoHS Compliance
ByteBlaster II Download Cable User Guide © July 2008 Altera Corporation
Manufacturing
Process
0000 0 0
Packing 0 0 0 0 0 0
Notes to Table 2–7:
(1) 0 indicates that the concentration of the hazardous substance in all homogeneous materials in the parts is below the relevant threshold of the
SJ/T11363-2006 standard.
Table 2–7. Table of Hazardous Substances’ Name and Concentration (Note 1)
Part Name Lead (Pb) Cadmium (Cd)
Hexavalent
Chromium
(Cr6+) Mercury (Hg)
Polybrominated
biphenyls (PBB)
Polybrominated
diphenyl Ethers
(PBDE)
© July 2008 Altera Corporation ByteBlaster II Download Cable User Guide
Info. Additional Information
Referenced Documents
For more information about configuration and in-system programmability (ISP), refer
to the following sources:
AN 39: IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices
AN 95: In-System Programmability in MAX Devices
Configuring Arria GX Devices chapter in volume 2 of the Arria GX Device Handbook
Configuring Cyclone FPGAs chapter in the Cyclone Device Handbook
Configuring Cyclone II Devices chapter in the Cyclone II Device Handbook
Configuring Cyclone III Devices chapter in volume 1 of the Cyclone III Device
Handbook
Configuring Stratix and Stratix GX Devices chapter in the Stratix Device Handbook
Configuring Stratix II and Stratix II GX Devices chapter in volume 2 of the Stratix II
Device Handbook
Configuring Stratix III Devices chapter in volume 1 of the Stratix III Device Handbook
In-System Programmability Guidelines for MAX II Devices chapter in the MAX II
Device Handbook
Configuration, Design Security, and Remote System Upgrades in Stratix IV Devices
chapter in volume 1 of the Stratix IV Device Handbook
Programming & Configuration chapter in the Introduction to the Quartus II Software
manual
Quartus II Programmer chapter in volume 3 of the Quartus II Handbook
Serial Configuration Devices (EPCS1, EPCS4, EPCS16, EPCS64, and EPCS128) Data
Sheet chapter in the Configuration Handbook
Programming module of the Quartus
®
II online tutorial
Refer to the following glossary definitions in Quartus II Help:
ByteBlaster II Cable (general description)
Configuration scheme (general description)
Programming files (general description)
Refer to the following procedures in Quartus II Help:
Programming a Single Device or Multiple Devices in JTAG or Passive Serial
Mode
Programming a Single Device in Active Serial Programming Mode
Selecting the Communications Cable for the SignalTap II Logic Analyzer
Info–2
Revision History
ByteBlaster II Download Cable User Guide © July 2008 Altera Corporation
Refer to the following introduction and overview topics in Quartus II Help:
Programmer Introduction
Overview: Working with Chain Description Files
Overview: Converting Programming Files
Revision History
The following table shows the revision history of this user guide.
Table Info–1. Revision History
Date and Document
Version Changes Made Summary of Changes
July 2008
v1.4
Updates included:
Added the “Additional Information” page
General update to the format and style of the user guide
Updated the “Supported Devices” section
Updated the “Setting Up the ByteBlaster II Hardware in the
Quartus II Software” section
Updated Table 2–1
Added a hand note to the “Circuit Board Header Connection”
section
Updated Table 2–6
April 2008
v1.3
Added “Statement of China-RoHS Compliance” section.
Added Table 2–7.
January 2008
v1.2
Updated “Supported Devices” section.
Updated Table 1–1.
Updated Table 2–1.
Added new note to Table 2–4,Table 2–5, andTable 26.
Added note about RoHS compliance.
Updated “Revision History”
December 2004
v1.1
Re-release
July 2004
v1.0
Initial release

PL-BYTEBLASTER2N

Mfr. #:
Manufacturer:
Intel / Altera
Description:
Programmer Accessories PARALLEL Prog Cable FPGA CPLD & Ser Conf
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet