PI74SSTV16857AE

1
PS8460H 11/10/08
Product Description
Pericom Semiconductor’s PI74SSTV16857 series of logic circuits
are produced using the Company’s advanced 0.35 micron CMOS
technology, achieving industry leading speed.
The 14-bit PI74SSTV16857 universal bus driver is designed
for 2.3V to 2.7V V
DD
operation and SSTL_2 I/O Levels except for
the RESET input which is LVCMOS.
Data flow from D to Q is controlled by the differential clock , CLK,
CLK and RESET. Data is triggered on the positive edge of CLK.
CLK must be used to maintain noise margins.
RESET must be supported with LVCMOS levels as V
REF
may not
be stable during power-up. RESET is asynchronous and is intended
for power-up only and when low assures that all of the registers reset
to the Low State, Q outputs are low, and all input receivers, data and
clock, are switched off.
Pericom’s PI74SSTV16857 is characterized for operation from
0° to 70°C.
Product Features
PI74 SSTV16857 is designed for low-voltage operation,
V
DD
= V
DDQ
= 2.3V to 2.7V
Supports SSTL_2 Class I and II specifications
SSTL_2 Input and Output Levels
Designed for DDR Memory
Flow-Through Architecture
Packaging:
– 48-pin, 240-mil wide plastic TSSOP (A)
– 48-pin, 240-mil wide Lead-Free plastic TSSOP (AE)
Logic Block Diagram
PI74SSTV16857
14-Bit Registered Buffer
TO 13 OTHER CHANNELS
RESET
CLK
38
39
V
REF
D1
48
35
D
R
CLK
Q1
1
CLK
V
34
1
2
3
4
5
6
7
8
9
48
10
47
11
46
12
45
13
44
14
43
15
42
16
41
17
40
18
39
19
38
20
37
21
36
22
35
23
34
24
33
32
31
30
29
28
27
26
25
Q1
Q2
GND
V
DDQ
Q3
Q4
Q5
GND
V
DDQ
Q6
Q7
V
DDQ
GND
Q8
Q9
V
DDQ
GND
Q10
Q11
Q12
V
DDQ
GND
Q13
Q14
D1
D2
GND
V
DD
D3
D4
D5
D6
D7
CLK
CLK
V
DD
GND
V
REF
RESET
D8
D9
D10
D11
D12
V
DD
GND
D13
D14
Product Pin Configuration
Pin Name Description
RESET Reset (Active Low)
CLK Clock Input
CLK Clock Input
D Data Input
Q Data Output
GND Ground
V
DD
Core Supply Voltage
V
DDQ
Output Supply Voltage
V
REF
Input Reference Voltage
Product Pin Description
08-0291
2
PS8460H 11/10/08
PI74SSTV16857
14-Bit Registered Buffer
stupnIstuptuO
TESERKLCKLCDQ
LXXXL
H
↑↓
HH
Η↑
LL
HHroLHroLXoQ
)2(
Truth Table
(1)
Notes:
1. H = High Signal Level
L = Low Signal Level
= Transition LOW-to-HIGH
= Transition HIGH-to-LOW
X = Irrelevant
2. Output level before the
indicated steady state
input conditions were
established.
Note:
Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only
and functional operation of the device at these or any other conditions above those indicated in the operational sections of this
specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Maximum Ratings
(Above which the useful life may be impaired. For user guidelines, not tested.)
Notes:
1. The input and output negative voltage ratings may be excluded if the input and output clamp ratings are observed.
2. This current will flow only when the output is in the high state level V
O
> V
DDQ
.
3. The package thermal impedance is calculated in accordance with JESD 51.
metIsnoitidnoC/lobmySsgnitaRstinU
erutarepmetegarotST
gts
051ot56–C°
egatlovylppuSV
DD
Vro
QDD
6.3ot5.0
VegatlovtupnI
)1(
V
I
Vot5.0
DD
5.0+
egatlovtuptuO
)2,1(
V
O
Vot5.0
QDD
5.0+
tnerrucpmalctupnII
KI
V,
I
0<05
Am
tnerrucpmalctuptuOI
KO
V,
O
0<05±
tnerructuptuosuounitnoCI
O
V,
O
Vot0=
QDD
05±
V
DD
V,
QDD
nip/tnerrucDNGroI
DD
I,
QDD
Iro
DNG
001±
ecnadepmIlamrehTegakcaP
)3(
θJ
A
07W/C°
08-0291
PI74SSTV16857
14-Bit Registered Buffer
3
PS8460H 11/10/08
sretemaraPnoitpircseD.niM.moN.xaMstinU
V
DD
egatloVylppuS3.25.27.2
V
V
QDD
egatloVylppuSO/I3.25.27.2
V
FER
VegatloVecnerefeR
FER
VX5.0=
QDD
51.152.153.1
V
TT
egatloVnoitanimreTV
FER
40.0–V
FER
V
FER
40.0+
V
HI
egatloVhgiHtupnICDstupnIataDV
FER
1.0+5 V
QDD
3.0+
V
LI
egatloVwoLtupnICD3.0–V
FER
51.0
V
HI
egatloVhgiHtupnI
TESER
7.1V
QDD
3.0+
V
LI
egatloVwoLtupnI3.0–8.0
V
NI
leveLegatloVtupnI
KLC,KLC
3.0
V
DI
egatloVlaitnereffiDtupnI63.0V
QDD
6.0+
V
XI
riaPkcolClaitnereffiDfoegatloVtnioPssorCV(
QDD
2.0)2/V(
QDD
2.0+)2/
I
HO
tnerruCtuptuOleveL-hgiH 02–Am
I
LO
tnerruCtuptuOleveL-woL 02
T
A
erutarepmeTriA-eerFgnitarepO007Cº
Recommended Operating Conditions
08-0291

PI74SSTV16857AE

Mfr. #:
Manufacturer:
Diodes Incorporated
Description:
Registers 14Bit Lead Free Register Buffer
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet