M48Z02, M48Z12 Operation modes
Doc ID 2420 Rev 9 7/22
2 Operation modes
The M48Z02/12 also has its own power-fail detect circuit. The control circuitry constantly
monitors the single 5 V supply for an out of tolerance condition. When V
CC
is out of
tolerance, the circuit write protects the SRAM, providing a high degree of data security in the
midst of unpredictable system operation brought on by low V
CC
. As V
CC
falls below
approximately 3 V, the control circuitry connects the battery which maintains data operation
until valid power returns.
Table 2. Operating modes
Note: X = V
IH
or V
IL
; V
SO
= battery backup switchover voltage.
2.1 READ mode
The M48Z02/12 is in the READ mode whenever W (WRITE enable) is high and E (chip
enable) is low. The device architecture allows ripple-through access of data from eight of
16,384 locations in the static storage array. Thus, the unique address specified by the 11
Address Inputs defines which one of the 2,048 bytes of data is to be accessed. Valid data
will be available at the data I/O pins within address access time (t
AVQV
) after the last
address input signal is stable, providing that the E
and G access times are also satisfied. If
the E
and G access times are not met, valid data will be available after the latter of the chip
enable access time (t
ELQV
) or output enable access time (t
GLQV
).
The state of the eight three-state data I/O signals is controlled by E
and G. If the outputs are
activated before t
AVQV
, the data lines will be driven to an indeterminate state until t
AVQV
. If
the address inputs are changed while E
and G remain active, output data will remain valid
for output data hold time (t
AXQX
) but will go indeterminate until the next address access.
Mode V
CC
E G W
DQ0-
DQ7
Power
Deselect
4.75 to 5.5 V
or
4.5 to 5.5 V
V
IH
X X High Z Standby
WRITE V
IL
XV
IL
D
IN
Active
READ V
IL
V
IL
V
IH
D
OUT
Active
READ V
IL
V
IH
V
IH
High Z Active
Deselect V
SO
to V
PFD
(min)
(1)
1. See Table 10 on page 16 for details.
X X X High Z CMOS standby
Deselect V
SO
(1)
X X X High Z Battery backup mode
Operation modes M48Z02, M48Z12
8/22 Doc ID 2420 Rev 9
Figure 4. READ mode AC waveforms
Note: WRITE enable (W
) = high.
Table 3. READ mode AC characteristics
2.2 WRITE mode
The M48Z02/12 is in the WRITE mode whenever W and E are active. The start of a WRITE
is referenced from the latter occurring falling edge of W
or E. A WRITE is terminated by the
earlier rising edge of W
or E. The addresses must be held valid throughout the cycle. E or W
must return high for a minimum of t
EHAX
from chip enable or t
WHAX
from WRITE enable prior
to the initiation of another READ or WRITE cycle. Data-in must be valid t
DVWH
prior to the
end of WRITE and remain valid for t
WHDX
afterward. G should be kept high during WRITE
cycles to avoid bus contention; although, if the output bus has been activated by a low on E
and G
, a low on W will disable the outputs t
WLQZ
after W falls.
Symbol Parameter
(1)
1. Valid for ambient operating temperature: T
A
= 0 to 70 °C or –40 to 85 °C; V
CC
= 4.75 to 5.5 V or 4.5 to 5.5 V (except where
noted).
M48Z02/M48Z12
Unit–70 –150 –200
Min Max Min Max Min Max
t
AVAV
READ cycle time 70 150 200 ns
t
AVQV
Address valid to output valid 70 150 200 ns
t
ELQV
Chip enable low to output valid 70 150 200 ns
t
GLQV
Output enable low to output valid 35 75 80 ns
t
ELQX
Chip enable low to output transition 5 10 10 ns
t
GLQX
Output enable low to output transition 5 5 5 ns
t
EHQZ
Chip enable high to output Hi-Z 25 35 40 ns
t
GHQZ
Output enable high to output Hi-Z 25 35 40 ns
t
AXQX
Address transition to output transition 10 5 5 ns
AI01330
tAVAV
tAVQV tAXQX
tELQV
tELQX
tEHQZ
tGLQV
tGLQX
tGHQZ
VALID
A0-A10
E
G
DQ0-DQ7
VALID
M48Z02, M48Z12 Operation modes
Doc ID 2420 Rev 9 9/22
Figure 5. WRITE enable controlled, WRITE AC waveform
Figure 6. Chip enable controlled, WRITE AC waveforms
AI01331
tAVAV
tWHAX
tDVWH
DATA INPUT
A0-A10
E
W
DQ0-DQ7
VALID
tAVWH
tAVEL
tWLWH
tAVWL
tWLQZ
tWHDX
tWHQX
AI01332B
tAVAV
tEHAX
tDVEH
A0-A10
E
W
DQ0-DQ7
VALID
tAVEH
tAVEL
tAVWL
tELEH
tEHDX
DATA INPUT

M48Z12-70PC1

Mfr. #:
Manufacturer:
STMicroelectronics
Description:
NVRAM 16K (2Kx8) 70ns
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union