XCR3032XL-7VQ44I

XCR3032XL 32 Macrocell CPLD
4 www.xilinx.com DS023 (v2.2) September 15, 2008
Product Specification
R
Internal Timing Parameters
Symbol Parameter
(1, 2)
-5 -7 -10
UnitMin. Max. Min. Max. Min. Max.
Buffer Delays
T
IN
Input buffer delay - 0.7 - 1.6 - 2.2 ns
T
FIN
Fast Input buffer delay - 2.2 - 3.0 - 3.1 ns
T
GCK
Global Clock buffer delay - 0.7 - 1.0 - 1.3 ns
T
OUT
Output buffer delay - 1.8 - 2.7 - 3.6 ns
T
EN
Output buffer enable/disable delay - 4.5 - 5.0 - 5.7 ns
Internal Register, Product Term, and Combinatorial Delays
T
LDI
Latch transparent delay - 1.3 - 1.6 - 2.0 ns
T
SUI
Register setup time 1.0 - 1.0 - 1.2 - ns
T
HI
Register hold time 0.3 - 0.5 - 0.7 - ns
T
ECSU
Register clock enable setup time 2.0 - 2.5 - 3.0 - ns
T
ECHO
Register clock enable hold time 3.0 - 4.5 - 5.5 - ns
T
COI
Register clock to output delay - 1.0 - 1.3 - 1.6 ns
T
AOI
Register async. S/R to output delay - 2.0 - 2.3 - 2.1 ns
T
RAI
Register async. recovery - 3.5 - 5.0 - 6.0 ns
T
PTCK
Product term clock delay - 2.5 - 2.7 - 3.3 ns
T
LOGI1
Internal logic delay (single p-term) - 2.0 - 2.7 - 3.3 ns
T
LOGI2
Internal logic delay (PLA OR term) - 2.5 - 3.2 - 4.2 ns
Feedback Delays
T
F
ZIA delay - 0.2 - 2.9 - 3.5 ns
Time Adders
T
LOGI3
Foldback NAND delay - 2.0 - 2.5 - 3.0 ns
T
UDA
Universal delay - 1.2 - 2.0 - 2.5 ns
T
SLEW
Slew rate limited delay - 4.0 - 5.0 - 6.0 ns
Notes:
1. These parameters guaranteed by design and characterization, not testing.
2. See the CoolRunner XPLA3 family data sheet (DS012) for timing model.
XCR3032XL 32 Macrocell CPLD
DS023 (v2.2) September 15, 2008 www.xilinx.com 5
Product Specification
R
Switching Characteristics
Figure 3: AC Load Circuit
DS023_03_102401
Component Values
R1 390Ω
R2 390Ω
C1 35 pF
Measurement S1 S2
T
POE
(High)
T
POE
(Low)
T
P
Open Closed
Closed Open
Closed
Closed
V
CC
V
OUT
V
IN
C1
R1
R2
S1
S2
Note: For T
POD
, C1 = 5 pF. Delay measured at
output level of V
OL
+ 300 mV, V
OH
– 300 mV.
Figure 4: Derating Curve for T
PD2
3
.
0
3
.
5
4.
0
4.
5
1
2
4
8
1
6
D
S023
_
05
_
06110
1
Out
p
ut
s
T
PD
(
ns
)
Figure 5: Voltage Waveform
90%
10%
1.5 ns 1.5 ns
DS023_06_042800
+3.0V
0V
Measurements:
All circuit delays are measured at the +1.5V level of
inputs and outputs, unless otherwise specified.
T
R
T
L
XCR3032XL 32 Macrocell CPLD
6 www.xilinx.com DS023 (v2.2) September 15, 2008
Product Specification
R
Pin Descriptions
Tabl e 2 : XCR3032XL User I/O Pins
PC44
(1)
VQ44 CS48
Total User I/O Pins 36 36 36
1. This is an obsolete package type. It remains here for legacy
support only.
Tabl e 3 : XCR3032XL I/O Pins
Function
Block Macrocell PC44
(1)
VQ44 CS48
11442A2
12543A1
13644C4
147
(2)
1
(2)
B1
(2)
1582C2
1693C1
17115D3
18126D1
1913
(2)
7
(2)
D2
(2)
110148E1
1111610F1
1121711G1
1131812E4
1141913F2
1152014G2
1162115F3
2 1 41 35 C5
2 2 40 34 A6
2 3 39 33 B6
2438
(2)
32
(2)
B7
(2)
2 5 37 31 D4
2 6 36 30 C6
2 7 34 28 D6
2 8 33 27 D7
2932
(2)
26
(2)
E5
(2)
2103125E7
2112923F7
2122822G7
2132721G6
2142620F5
2152519G5
2162418F4
Notes:
1. This is an obsolete package type. It remains here for legacy
support only.
2. JTAG pins.
Table 4: XCR3032XL Global, JTAG, Port Enable, Power,
and No Connect Pins
Pin Type PC44
(1)
VQ44 CS48
IN0 / CLK0 2 40 A3
IN1 / CLK1 1 39 B4
IN2 / CLK2 44 38 A4
IN3 / CLK3 43 37 B5
TCK 32 26 E5
TDI 7 1 B1
TDO 38 32 B7
TMS 13 7 D2
PORT_EN 10
(2)
4
(2)
C3
(2)
V
CC
3, 15, 23,
35
9, 17, 29,
41
B3, C7, E2,
G4
GND 22, 30, 42 16, 24, 36 A5, E3, E6
No Connects - - A7, B2, F6,
G3
Notes:
1. This is an obsolete package type. It remains here for legacy
support only.
2. Port Enable is brought High to enable JTAG pins when JTAG
pins are used as I/O. See family data sheet (DS012) for full
explanation.
Tab l e 3 : XCR3032XL I/O Pins
Function
Block Macrocell PC44
(1)
VQ44 CS48

XCR3032XL-7VQ44I

Mfr. #:
Manufacturer:
Xilinx
Description:
CPLD - Complex Programmable Logic Devices
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union