LTC3827-1
25
38271fe
APPLICATIONS INFORMATION
4. Are the SENSE
and SENSE
+
leads routed together
with minimum PC trace spacing? The fi lter capacitor
between SENSE
+
and SENSE
should be as close as
possible to the IC. Ensure accurate current sensing with
Kelvin connections at the SENSE resistor.
5. Is the INTV
CC
decoupling capacitor connected close to
the IC, between
the INTV
CC
and the power ground pins?
This capacitor carries the MOSFET drivers current peaks.
An additional 1µF ceramic capacitor placed immediately
next to the INTV
CC
and PGND pins can help improve
noise performance substantially.
6. Keep the switching nodes (SW1, SW2), top gate nodes
(TG1, TG2), and boost nodes (BOOST1, BOOST2) away
from sensitive small-signal nodes, especially from
the opposites channel’s voltage and current sensing
feedback pins. All of these nodes have very large and
fast moving signals and therefore should be kept on
the “output side” of the LTC3827 and occupy minimum
PC trace area.
7. Use a modifi ed “star ground” technique: a low imped-
ance, large copper area central grounding point on
the same side of the PC board as the input and output
capacitors with tie-ins for the bottom of the INTV
CC
decoupling capacitor, the bottom of the voltage feedback
resistive divider and the SGND pin of the IC.
Figure 12. Branch Current Waveforms
R
L1
D1
L1
SW1
R
SENSE1
V
OUT1
C
OUT1
V
IN
C
IN
R
IN
R
L2
D2
BOLD LINES INDICATE
HIGH SWITCHING
CURRENT. KEEP LINES
TO A MINIMUM LENGTH.
L2
SW2
38271 F12
R
SENSE2
V
OUT2
C
OUT2
LTC3827-1
26
38271fe
APPLICATIONS INFORMATION
PC Board Layout Debugging
Start with one controller on at a time. It is helpful to use
a DC-50MHz current probe to monitor the current in the
inductor while testing the circuit. Monitor the output
switching node (SW pin) to synchronize the oscilloscope
to the internal oscillator and probe the actual output voltage
as well. Check for proper performance over the operating
voltage and current range expected in the application. The
frequency of operation should be maintained over the input
voltage range down to dropout and until the output load
drops below the low current operation threshold—typi-
cally 10% of the maximum designed current level in Burst
Mode operation.
The duty cycle percentage should be maintained from cycle
to cycle in a well-designed, low noise PCB implementation.
Variation in the duty cycle at a subharmonic rate can sug-
gest noise pickup at the current or voltage sensing inputs
or inadequate loop compensation. Overcompensation of
the loop can be used to tame a poor PC layout if regula-
tor bandwidth optimization is not required. Only after
each controller is checked for its individual performance
should both controllers be turned on at the same time.
A particularly diffi cult region of operation is when one
controller channel is nearing its current comparator trip
point when the other channel is turning on its top MOSFET.
This occurs around 50% duty cycle on either channel due
to the phasing of the internal clocks and may cause minor
duty cycle jitter.
Reduce V
IN
from its nominal level to verify operation
of the regulator in dropout. Check the operation of the
undervoltage lockout circuit by further lowering V
IN
while
monitoring the outputs to verify operation.
Investigate whether any problems exist only at higher out-
put currents or only at higher input voltages. If problems
coincide with high input voltages and low output currents,
look for capacitive coupling between the BOOST, SW, TG,
and possibly BG connections and the sensitive voltage
and current pins. The capacitor placed across the current
sensing pins needs to be placed immediately adjacent to
the pins of the IC. This capacitor helps to minimize the
effects of differential noise injection due to high frequency
capacitive coupling. If problems are encountered with
high current output loading at lower input voltages, look
for inductive coupling between C
IN
, Schottky and the top
MOSFET components to the sensitive current and voltage
sensing traces. In addition, investigate common ground
path voltage pickup between these components and the
SGND pin of the IC.
An embarrassing problem, which can be missed in an
otherwise properly working switching regulator, results
when the current sensing leads are hooked up backwards.
The output voltage under this improper hookup will still
be maintained but the advantages of current mode control
will not be realized. Compensation of the voltage loop will
be much more sensitive to component selection. This
behavior can be investigated by temporarily shorting out
the current sensing resistor—don’t worry, the regulator
will still maintain control of the output voltage.
LTC3827-1
27
38271fe
TYPICAL APPLICATION
Figure 13. High Effi ciency Dual 8.5V/3.3V Step-Down Converter
C
IN1
10µF
C
INT2
1µF
D2
D1
C1
1nF
R
B1
215k
38271 TA02
C
SS1
0.01µF
C
ITH1
1200pF
R
ITH1
10k
R
A1
68.1k
C
ITH1A
100pF
C2
1nF
R
B2
215k
C
SS2
0.01µF
C
ITH2
560pF
R
ITH2
35.7k
R
A2
22.1k
C
ITH2A
100pF
C
B2
0.47µF
R2
100k
C
INT1
4.7µF
C
OUT2
150µF
C
B1
0.47µF
MTOP2
MBOT2
MTOP1
MBOT1
L2
7.2µH
R
SNS2
12mΩ
V
OUT1
3.3V
5A
V
IN
12V
V
OUT2
8.5V
3.5A
L1
3.3µH
R
SNS1
12mΩ
C
IN2
10µF
C
OUT1
150µF
39pF
39pF
MTOP1, MTOP2, MBOT1, MBOT2: Si7848DP
L1: CDEP105-3R2M
L2: CDEP105-7R2M
C
OUT1
, C
OUT2
: SANYO 10TPD150M
I
TH1
V
FB1
SENSE1
+
SENSE1
PLLLPF
PLLIN/MODE
SGND
RUN1
RUN2
SENSE2
SENSE2
+
V
FB2
I
TH2
TRACK/SS2
TRACK/SS1
PGOOD1
TG1
SW1
BOOST1
BG1
V
IN
PGND
EXTV
CC
INTV
CC
BG2
BOOST2
SW2
TG2
LTC3827-1
+
0
20
40
60
80
100
10
30
50
70
90
LOAD CURRENT (mA)
EFFICIENCY (%)
0.01 0.1 1 10 100 1000 10000
38271 F13
0.001
V
OUT
= 3.3V
V
OUT
= 8.5V
20ms/DIV
38271 F14
V
OUT2
2V/DIV
V
OUT1
2V/DIV
s/DIV
38271 F15
SW1
5V/DIV
SW2
5V/DIV
Effi ciency vs Load Current Start-Up SW Node Waveform

LTC3827EG-1#PBF

Mfr. #:
Manufacturer:
Analog Devices / Linear Technology
Description:
Switching Voltage Regulators L IQ, 2x, 2-PhSync Buck Cntr
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union