IDT
TM
/ICS
TM
Four Output Differential Buffer for PCIe Gen 2 with Spread 1626 09/17/09
ICS9DS400
Four Output Differential Buffer for PCIe for Gen 2 with Spread
10
Advance Information
Vdiff Vp-p Vcm R1 R2 R3 R4 Note
0.45v 0.22v 1.08 33 150 100 100
0.58 0.28 0.6 33 78.7 137 100
0.80 0.40 0.6 33 78.7 none 100 ICS874003i-02 input compatible
0.60 0.3 1.2 33 174 140 100 Standard LVDS
R1a = R1b = R1
R2a = R2b = R2
Alternative Termination for LVDS and other Common Differential Signals (figure 3)
HCSL Output Buffer
L1
L1'
R1b
L2
L2'
R1a
L4'
L4
L3
R2a R2b
Down Device
REF_CLK Input
Figure 3
L3'
R3 R4
Component Value Note
R5a, R5b 8.2K 5%
R6a, R6b 1K 5%
Cc 0.1 µF
Vcm 0.350 volts
Cable Connected AC Coupled Application (figure 4)
PCIe Device
REF_CLK Input
Figure 4
R5a
L4'
L4
3.3 Volts
R5b
R6a R6b
Cc
Cc
IDT
TM
/ICS
TM
Four Output Differential Buffer for PCIe Gen 2 with Spread 1626 09/17/09
ICS9DS400
Four Output Differential Buffer for PCIe for Gen 2 with Spread
11
Advance Information
General SMBus serial interface information for the ICS9DS400
How to Write:
Controller (host) sends a start bit.
Controller (host) sends the write address D8
(h)
ICS clock will acknowledge
Controller (host) sends the begining byte location = N
ICS clock will acknowledge
Controller (host) sends the data byte count = X
ICS clock will acknowledge
Controller (host) starts sending Byte N through
Byte N + X -1
ICS clock will acknowledge each byte one at a time
Controller (host) sends a Stop bit
How to Read:
Controller (host) will send start bit.
Controller (host) sends the write address D8
(h)
ICS clock will acknowledge
Controller (host) sends the begining byte
location = N
ICS clock will acknowledge
Controller (host) will send a separate start bit.
Controller (host) sends the read address D9
(h)
ICS clock will acknowledge
ICS clock will send the data byte count = X
ICS clock sends Byte N + X -1
ICS clock sends Byte 0 through byte X (if X
(h)
was written to byte 8).
Controller (host) will need to acknowledge each byte
Controllor (host) will send a not acknowledge bit
Controller (host) will send a stop bit
ICS (Slave/Receiver)
T
WR
ACK
ACK
ACK
ACK
ACK
P
Byte N + X - 1
Data Byte Count = X
Beginning Byte N
stoP bit
X Byte
Index Block Write Operation
Slave Address D8
(h)
Beginning Byte = N
WRite
starT bit
Controller (Host)
T starT bit
WR WRite
RT Repeat starT
RD ReaD
Beginning Byte N
Byte N + X - 1
N Not acknowledge
P stoP bit
ICS (Slave/Receiver)
Controller (Host)
X Byte
ACK
ACK
Data Byte Count = X
ACK
Slave Address D9
(h)
Index Block Read Operation
Slave Address D8
(h)
Beginning Byte = N
ACK
ACK
IDT
TM
/ICS
TM
Four Output Differential Buffer for PCIe Gen 2 with Spread 1626 09/17/09
ICS9DS400
Four Output Differential Buffer for PCIe for Gen 2 with Spread
12
Advance Information
SMBus Table: Frequency Select Register, READ/WRITE ADDRESS (D8/D9)
Pin #
Name
Control Function
Type
0
1
Default
Bit 7
PD_Mode
PD# drive mode
RW
driven
Hi-Z
0
Bit 6
STOP_Mode
SRC_Stop# drive mode
RW
driven
Hi-Z
0
Bit 5
0
Bit 4
SPREAD_AMT(1) Spread % MSB RW Latch
Bit 3
SPREAD_AMT(0) Spread % LSB RW 1
Bit 2
SPREAD_EN
Turns on spread
RW
SS Off
SS On
Latch
Bit 1
BYPASS#
BYPASS#_SSCG
RW
fan-out
SSCG
Latch
Bit 0
Byte0 CONTROL Selects control source of Byte 0 RW Smbus Input Pins 1
SMBus Table: Output Control Register
Pin #
Name
Control Function
Type
0
1
Default
Bit 7
Reserved
Reserved
RW
1
Bit 6
DIF_6
Output Enable
RW
Disable
Enable
1
Bit 5
DIF_5
Output Enable
RW
Disable
Enable
1
Bit 4
Reserved
Reserved
RW
1
Bit 3
Reserved
Reserved
RW
1
Bit 2
DIF_2
Output Enable
RW
Disable
Enable
1
Bit 1
DIF_1
Output Enable
RW
Disable
Enable
1
Bit 0
Reserved Reserved RW 1
NOTE:
The SMBus Output Enable Bit must be '1' AND the respective OE pin must be active for the output to run!
SMBus Table: OE Pin Control Register
Pin #
Name
Control Function
Type
0
1
Default
Bit 7
Reserved
Reserved
RW
0
Bit 6
DIF_6
DIF_6 Stoppable with OE6
RW
Free-run
Stoppable
0
Bit 5
Reserved
Reserved
RW
0
Bit 4
Reserved
Reserved
RW
0
Bit 3
Reserved
Reserved
RW
0
Bit 2
Reserved
Reserved
RW
0
Bit 1
DIF_1
DIF_1 Stoppable with OE1
RW
Free-run
Stoppable
0
Bit 0
Reserved Reserved RW 0
SMBus Table: Reserved Register
Pin #
Name
Control Function
Type
0
1
Default
Bit 7
X
Bit 6
X
Bit 5
X
Bit 4
X
Bit 3
X
Bit 2
X
Bit 1
X
Bit 0
X
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
-
-
Reserved
6,7
-
Byte 3
-
-
-
9,10
-
Byte 2
-
-
6,7
22,23
22,23
19,20
Byte 1
-
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Byte 0
-
-
-
Reserved
1
00 = -0.125%
01 = -0.25%
10 = -0.375%
11 = -0.50%
-
28
22
-
Notes: Pins 1, 22 and 28 are latched into Byte 0 on the first power up of the device. Bits [4:1] will NOT reflect
changes in these pin states after power up, even though the pins are controlling the function of the part. Setting
Byte 0 bit 0 to 0 allows the SMBus to write Bits [4:1] and transfers control of the functions from the pins to SMBus.
Once Byte 0 bit 0 is set to 0, the pins no longer impact Byte 0, bits [4:1] or the device function.

9DS400AGLF

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer PCIE SPREADING BUFFER
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet