IDT
TM
/ICS
TM
Four Output Differential Buffer for PCIe Gen 2 with Spread 1626 09/17/09
ICS9DS400
Four Output Differential Buffer for PCIe for Gen 2 with Spread
13
Advance Information
SMBus Table: Vendor & Revision ID Register
Pin #
Name
Control Function
Type
0
1
Default
Bit 7
RID3
R
-
-
0
Bit 6
RID2
R
-
-
0
Bit 5
RID1
R
-
-
0
Bit 4
RID0
R
-
-
0
Bit 3
VID3
R
-
-
0
Bit 2
VID2
R
-
-
0
Bit 1
VID1
R
-
-
0
Bit 0
VID0 R - - 1
SMBus Table: DEVICE ID
Pin #
Name
Control Function
Type
0
1
Default
Bit 7
R
X
Bit 6
R
X
Bit 5
R
0
Bit 4
R
0
Bit 3
R
0
Bit 2
R
0
Bit 1
R
0
Bit 0
R 0
SMBus Table: Byte Count Register
Pin # Name
Control
Function
Type 0 1 Default
Bit 7
BC7
RW
-
-
0
Bit 6
BC6
RW
-
-
0
Bit 5
BC5
RW
-
-
0
Bit 4
BC4
RW
-
-
0
Bit 3
BC3
RW
-
-
0
Bit 2
BC2 RW - - 1
Bit 1
BC1
RW
-
-
1
Bit 0
BC0 RW - - 1
Device ID 1
Device ID 6
Device ID 7 (MSB)
Device ID is 80 Hex
for 9DS800 and 40
Hex for 9DS400
Device ID 5
Device ID 4
Device ID 3
Device ID 0
Device ID 2
Byte 6
-
Writing to this register configures how
many bytes will be read back.
-
-
-
-
-
-
-
Byte 5
-
-
-
-
-
-
-
-
-
VENDOR ID
-
-
-
-
REVISION ID
-
-
-
Byte 4
IDT
TM
/ICS
TM
Four Output Differential Buffer for PCIe Gen 2 with Spread 1626 09/17/09
ICS9DS400
Four Output Differential Buffer for PCIe for Gen 2 with Spread
14
Advance Information
The PD# pin cleanly shuts off all clocks and places the device into a power saving mode. PD# must be asserted before shutting
off the input clock or power to insure an orderly shutdown. PD is asynchronous active-low input for both powering down the
device and powering up the device. When PD# is asserted, all clocks will be driven high, or tri-stated (depending on the PD#
drive mode and Output control bits) before the PLL is shut down.
PD#, Power Down
When PD# is sampled low by two consecutive rising edges of DIF#, all DIF outputs must be held High, or tri-stated (depending
on the PD# drive mode and Output control bits) on the next High-Low transition of the DIF# outputs. When the PD# drive mode
bit is set to ‘0’, all clock outputs will be held with DIF driven High with 2 x I
REF
and DIF# tri-stated. If the PD# drive mode bit is
set to ‘1’, both DIF and DIF# are tri-stated.
PD# Assertion
Power-up latency is less than 1 ms. This is the time from de-assertion of the PD# pin, or VDD reaching 3.3V, or the time from
valid SRC_IN clocks until the time that stable clocks are output from the device (PLL Locked). If the PD# drive mode bit is set
to ‘1’, all the DIF outputs must driven to a voltage of >200 mV within 300 us of PD# de-assertion.
PD# De-assertion
PWRDWN#
DIF
DIF#
PWRDWN#
DIF
DIF#
Tstable
<1mS
Tdrive_PwrDwn#
<300uS, >200mV
Note: Polarities in timing diagrams are shown OE_INV = 0. They are similar to OE_INV = 1.
IDT
TM
/ICS
TM
Four Output Differential Buffer for PCIe Gen 2 with Spread 1626 09/17/09
ICS9DS400
Four Output Differential Buffer for PCIe for Gen 2 with Spread
15
Advance Information
Asserting DIF_STOP# causes all DIF outputs to stop after their next transition (if the control register settings allow the output
to stop). When the DIF_STOP# drive bit is ‘0’, the final state of all stopped DIF outputs is DIF = High and DIF# = Low. There
is no change in output drive current. DIF is driven with 6xI
REF.
DIF# is not driven, but pulled low by the termination. When the
DIF_STOP# drive bit is ‘1’, the final state of all DIF output pins is Low. Both DIF and DIF# are not driven.
DIF_STOP# - Assertion
All stopped differential outputs resume normal operation in a glitch-free manner. The de-assertion latency to active outputs is
2-6 DIF clock periods, with all DIF outputs resuming simultaneously. If the DIF_STOP# drive control bit is ‘1’ (tri-state), all
stopped DIF outputs must be driven High (>200 mV) within 10 ns of de-assertion.
DIF_STOP# - De-assertion (transition from '0' to '1')
The DIF_STOP# signal is an active-low asynchronous input that cleanly stops and starts the DIF outputs. A valid clock must
be present on DIF_IN for this input to work properly. The DIF_STOP# signal is de-bounced and must remain stable for two
consecutive rising edges of DIF# to be recognized as a valid assertion or de-assertion.
DIF_STOP#
DIF_STOP_1 (DIF_Stop = Driven, PD = Driven)
DIF_STOP_2 (DIF_Stop =Tristate, PD = Driven)
PWRDWN#
SRC_Stop#
DIF (Free Running)
DIF# (Free Running)
DIF (Stoppable)
DIF# (Stoppable)
1mS
DIF
PWRDWN#
SRC_Stop#
DIF (Free Running)
DIF# (Free Running)
DIF (Stoppable)
DIF# (Stoppable)
1mS
DIF

9DS400AGLF

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer PCIE SPREADING BUFFER
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet