FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
844031I-01 DATA SHEET
10 REVISION A 6/2/16
POWER CONSIDERATIONS
This section provides information on power dissipation and junction temperature for the 844031I-01.
Equations and example calculations are also provided.
1. Power Dissipation.
The total power dissipation for the 844031I-01 is the sum of the core power plus the analog power plus the power dissipated in the
load(s). The following is the power dissipation for V
DD
= 3.3V + 5% = 3.465V, which gives worst case results.
Power (core)
MAX
= V
DD_MAX
* (I
DD_MAX
+ I
DDA_MAX
) = 3.465V * (75mA + 10mA) = 294.5mW
2. Junction Temperature.
Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the
device. The maximum recommended junction temperature is 125°C.
The equation for Tj is as follows: Tj = θJA * Pd_total + TA
Tj = Junction Temperature
θ
JA = Junction-to-Ambient Thermal Resistance
Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)
T
A
= Ambient Temperature
In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance θ
JA
must be used. Assuming no air fl ow
and a multi-layer board, the appropriate value is 129.5°C/W per Table 7 below.
Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:
85°C + 0.294W * 129.5°C/W = 123.1°C. This is below the limit of 125°C.
This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air fl ow, and the
type of board (single layer or multi-layer).
TABLE 7. THERMAL RESISTANCE θ
JA
FOR 8-LEAD TSSOP, FORCED CONVECTION
θ
JA
by Velocity (Meters per Second)
0 1 2.5
Multi-Layer PCB, JEDEC Standard Test Boards 129.5°C/W 125.5°C/W 123.5°C/W
REVISION A 6/2/16
844031I-01 DATA SHEET
11 FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
RELIABILITY INFORMATION
TRANSISTOR COUNT
The transistor count for 844031I-01 is: 2519
TABLE 8. θ
JA
VS. AIR FLOW TABLE FOR 8 LEAD TSSOP
θ
JA
by Velocity (Meters per Second)
0 1 2.5
Multi-Layer PCB, JEDEC Standard Test Boards 129.5°C/W 125.5°C/W 123.5°C/W
PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP
TABLE 9. PACKAGE DIMENSIONS
Reference Document: JEDEC Publication 95, MO-153
SYMBOL
Millimeters
Minimum Maximum
N8
A -- 1.20
A1 0.05 0.15
A2 0.80 1.05
b 0.19 0.30
c 0.09 0.20
D 2.90 3.10
E 6.40 BASIC
E1 4.30 4.50
e 0.65 BASIC
L 0.45 0.75
α
aaa -- 0.10
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
844031I-01 DATA SHEET
12 REVISION A 6/2/16
TABLE 10. ORDERING INFORMATION
Part/Order Number Marking Package Shipping Packaging Temperature
844031BGI-01LF BI01L 8 lead “Lead-Free” TSSOP tube -40°C to 85°C
844031BGI-01LFT BI01L 8 lead “Lead-Free” TSSOP tape & reel -40°C to 85°C
NOTE: Parts that are ordered with an “LF” suffi x to the part number are the Pb-Free confi guration and are RoHS compliant.

844031BGI-01LF

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products LVDS OUT FEMTOCLOCK
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet