LTC3851A-1
16
3851a1fa
0V to 0.8V on the TK/SS pin. The total soft-start time can
be calculated as:
t
SOFT-START
= 0.8
C
SS
1.0µA
Regardless of the mode selected by the MODE/PLLIN pin,
the regulator will always start in pulse-skipping mode up
to TK/SS = 0.64V. Between TK/SS = 0.64V and 0.72V, it
will operate in forced continuous mode and revert to the
selected mode once TK/SS > 0.72V. The output ripple
is minimized during the 80mV forced continuous mode
window.
When the regulator is configured to track another supply,
the feedback voltage of the other supply is duplicated by a
resistor divider and applied to the TK/SS pin. Therefore, the
voltage ramp rate on this pin is determined by the ramp rate
of the other supplys voltage. Note that the small soft-start
capacitor charging current is always flowing, producing a
small offset error. To minimize this error, one can select
the tracking resistive divider value to be small enough to
make this error negligible.
In order to track down another supply after the soft-start
phase expires, the LTC3851A-1 must be configured for
forced continuous operation by connecting MODE/PLLIN
to INTV
CC
.
Output Voltage Tracking
The LTC3851A-1 allows the user to program how its
output ramps up and down by means of the TK/SS pins.
Through this pin, the output can be set up to either co-
incidentally or ratiometrically track with another supplys
output, as shown in Figure 3. In the following discussions,
V
MASTER
refers to a master supply and V
OUT
refers to the
LTC3851A-1’s output as a slave supply. To implement the
coincident tracking in Figure 3a, connect a resistor divider
to V
MASTER
and connect its midpoint to the TK/SS pin of
the LTC3851A-1. The ratio of this divider should be selected
the same as that of the LTC3851A-1’s feedback divider as
shown in Figure 4a. In this tracking mode, V
MASTER
must
be higher than V
OUT
. To implement ratiometric tracking,
the ratio of the resistor divider connected to V
MASTER
is
determined by:
V
OUT
V
MASTER
=
R2
R4
R3+ R4
R1+R2
So which mode should be programmed? While either
mode in Figure 4 satisfies most practical applications,
the coincident mode offers better output regulation.
This concept can be better understood with the help of
Figure 5. At the input stage of the LTC3851A-1’s error
amplifier, two common anode diodes are used to clamp
applicaTions inForMaTion
Figure 3. Two Different Modes of Output Voltage Tracking
TIME
(3a) Coincident Tracking
V
MASTER
V
OUT
OUTPUT VOLTAGE
V
MASTER
V
OUT
TIME
3851A1 F03
(3b) Ratiometric Tracking
OUTPUT VOLTAGE
3851A13851A1
LTC3851A-1
17
3851a1fa
applicaTions inForMaTion
the equivalent reference voltage and an additional diode
is used to match the shifted common mode voltage. The
top two current sources are of the same amplitude. In the
coincident mode, the TK/SS voltage is substantially higher
than 0.8V at steady state and effectively turns off D1. D2
and D3 will therefore conduct the same current and offer
tight matching between V
FB
and the internal precision
0.8V reference. In the ratiometric mode, however, TK/SS
equals 0.8V at steady state. D1 will divert part of the bias
current to make V
FB
slightly lower than 0.8V.
Although this error is minimized by the exponential I-V
characteristic of the diode, it does impose a finite amount
of output voltage deviation. Furthermore, when the master
supplys output experiences dynamic excursion (under
load transient, for example), the slave channel output will
be affected as well. For better output regulation, use the
coincident tracking mode instead of ratiometric.
INTV
CC
Regulator
The LTC3851A-1 features a PMOS low dropout linear
regula tor (LDO) that supplies power to INTV
CC
from the
V
IN
supply. INTV
CC
powers the gate drivers and much of
the LTC3851A-1 ’s internal circuitry. The LDO regulates
the voltage at the INTV
CC
pin to 5V.
The LDO can supply a peak current of 50mA and must
be bypassed to ground with a minimum of 2.2μF ceramic
capacitor or low ESR electrolytic capacitor. No matter
what type of bulk capaci tor is used, an additional 0.1μF
ceramic capacitor placed directly adjacent to the INTV
CC
and GND pins is highly recommended. Good bypassing
is needed to supply the high transient currents required
by the MOSFET gate drivers.
High input voltage applications in which large MOSFETs
are being driven at high frequencies may cause the maxi-
mum junction temperature rating for the LTC3851A-1 to
be exceeded. The INTV
CC
current, which is dominated by
the gate charge current, is supplied by the 5V LDO.
Power dissipation for the IC in this case is highest and
is approximately equal to V
IN
I
INTVCC
. The gate charge
current is dependent on operating frequency as discussed
in the Efficiency Considerations section. The junction tem-
perature can be estimated by using the equa tions given in
Note 3 of the Electrical Characteristics. For example, the
LTC3851A-1 INTV
CC
current is limited to less than 17mA
from a 36V supply in the GN package:
T
J
= 70°C + (17mA)(36V)(90°C/W) = 125°C
To prevent the maximum junction temperature from being
exceeded, the input supply current must be checked while
operating in continuous conduction mode (MODE/PLLIN
= INTV
CC
) at maximum V
IN
.
Topside MOSFET Driver Supply (C
B
, D
B
)
An external bootstrap capacitor, C
B
, connected to the
BOOST pin supplies the gate drive voltage for the topside
MOSFET. Capacitor C
B
in the Functional Diagram is charged
though external diode D
B
from INTV
CC
when the SW pin
Figure 4. Setup for Coincident and Ratiometric Tracking
Figure 5. Equivalent Input Circuit of Error Amplifier
R3
V
OUT
R4
(4a) Coincident Tracking Setup
TO
V
FB
PIN
R3
V
MASTER
R4
TO
TK/SS
PIN
R1 R3
V
OUT
R4R2
3851A1 F04
(4b) Ratiometric Tracking Setup
TO
V
FB
PIN
TO
TK/SS
PIN
V
MASTER
+
I I
D1
TK/SS
0.8V
V
FB
D2
D3
3851A1 F05
EA
LTC3851A-1
18
3851a1fa
applicaTions inForMaTion
is low. When the topside MOSFET is to be turned on, the
driver places the C
B
voltage across the gate source of the
MOSFET. This enhances the MOSFET and turns on the
topside switch. The switch node voltage, SW, rises to V
IN
and the BOOST pin follows. With the topside MOSFET on,
the boost voltage is above the input supply:
V
BOOST
= V
IN
+ V
INTVCC
The value of the boost capacitor, C
B
, needs to be 100 times
that of the total input capa citance of the topside MOSFET.
The reverse break down of the external Schottky diode
must be greater than V
IN(MAX)
.
Undervoltage Lockout
The LTC3851A-1 has two functions that help protect the
controller in case of undervoltage conditions. A precision
UVLO comparator constantly monitors the INTV
CC
voltage
to ensure that an adequate gate-drive voltage is present.
It locks out the switching action when INTV
CC
is below
3.2V. To prevent oscillation when there is a disturbance
on the INTV
CC
, the UVLO comparator has 400mV of preci-
sion hysteresis.
Another way to detect an undervoltage condition is to moni-
tor the V
IN
supply. Because the RUN pin has a precision
turn-on reference of 1.22V, one can use a resistor divider
to V
IN
to turn on the IC when V
IN
is high enough.
C
IN
Selection
In continuous mode, the source current of the top N-chan-
nel MOSFET is a square wave of duty cycle V
OUT
/V
IN
. To
prevent large voltage transients, a low ESR input capacitor
sized for the maximum RMS current must be used. The
maximum RMS capacitor current is given by:
I
RMS
I
O(MAX)
V
OUT
V
IN
V
IN
V
OUT
1
1/2
This formula has a maximum at V
IN
= 2V
OUT
, where I
RMS
=
I
O(MAX)
/2. This simple worst-case condition is com monly
used for design because even significant deviations do not
offer much relief. Note that capacitor manufacturers’ ripple
current ratings are often based on only 2000 hours of life.
This makes it advisable to further derate the capacitor or
to choose a capacitor rated at a higher temperature than
required. Several capacitors may also be paralleled to meet
size or height requirements in the design. Always consult
the manufacturer if there is any question.
C
OUT
Selection
The selection of C
OUT
is primarily determined by the effec-
tive series resistance, ESR, to minimize voltage ripple. The
output ripple, V
OUT
, in continuous mode is determined by:
∆V
OUT
∆I
L
ESR +
1
8fC
OUT
where f = operating frequency, C
OUT
= output capaci tance
and I
L
= ripple current in the inductor. The output ripple
is highest at maximum input voltage since I
L
increases
with input voltage. Typically, once the ESR requirement
for C
OUT
has been met, the RMS current rating gener-
ally far exceeds the I
RIPPLE(P-P)
requirement. With I
L
=
0.3I
OUT(MAX)
and allowing 2/3 of the ripple to be due to
ESR, the output ripple will be less than 50mV at maximum
V
IN
and:
C
OUT
Required ESR < 2.2R
SENSE
C
OUT
>
1
8fR
SENSE
The first condition relates to the ripple current into the ESR
of the output capacitance while the second term guaran tees
that the output capacitance does not significantly discharge
during the operating frequency period due to ripple current.
The choice of using smaller output capaci tance increases
the ripple voltage due to the discharging term but can be
compensated for by using capacitors of very low ESR to
maintain the ripple voltage at or below 50mV. The I
TH
pin
OPTI-LOOP compensation compo nents can be optimized
to provide stable, high perfor mance transient response
regardless of the output capaci tors selected.
The selection of output capacitors for applications with
large load current transients is primarily determined by the
voltage tolerance specifications of the load. The resistive
component of the capacitor, ESR, multiplied by the load
current change, plus any output voltage ripple must be
within the voltage tolerance of the load.

LTC3851AHMSE-1#PBF

Mfr. #:
Manufacturer:
Analog Devices / Linear Technology
Description:
Switching Voltage Regulators 40Vin Synchronous Step-Down Switching Controller
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union