16 of 49 September 28, 2011
IDT 89HPES64H16 Data Sheet
System Clock Parameters
Values based on systems running at recommended supply voltages and operating temperatures, as shown in Tables 13 and 15.
AC Timing Characteristics
Parameter Description Min Typical Max Unit
PEREFCLK
Refclk
FREQ
Input reference clock frequency range 100 125
1
1.
The input clock frequency will be either 100 or 125 MHz depending on signal REFCLKM.
MHz
Refclk
DC
2
2.
ClkIn must be AC coupled. Use 0.01 — 0.1 µF ceramic capacitors.
Duty cycle of input clock 40 50 60 %
T
R
, T
F
Rise/Fall time of input clocks 0.2*RCUI RCUI
3
3.
RCUI (Reference Clock Unit Interval) refers to the reference clock period.
V
SW
Differential input voltage swing
4
4.
AC coupling required.
0.6 1.6 V
T
jitter
Input clock jitter (cycle-to-cycle) 125 ps
R
T
Termination Resistor 110 Ohms
Table 9 Input Clock Requirements
Parameter Description Min
1
1.
Minimum, Typical, and Maximum values meet the requirements under PCI Specification 1.1
Typical
1
Max
1
Units
PCIe Transmit
UI Unit Interval 399.88 400 400.12 ps
T
TX-EYE
Minimum Tx Eye Width 0.7 .9 UI
T
TX-EYE-MEDIAN-to-
MAX-JITTER
Maximum time between the jitter median and maximum
deviation from the median
0.15 UI
T
TX-RISE
, T
TX-FALL
D+ / D- Tx output rise/fall time 50 90 ps
T
TX- IDLE-MIN
Minimum time in idle 50 UI
T
TX-IDLE-SET-TO-
IDLE
Maximum time to transition to a valid Idle after sending
an Idle ordered set
20 UI
T
TX-IDLE-TO-DIFF-
DATA
Maximum time to transition from valid idle to diff data 20 UI
T
TX-SKEW
Transmitter data skew between any 2 lanes 500 1300 ps
PCIe Receive
UI Unit Interval 399.88 400 400.12 ps
T
RX-EYE (with jitter)
Minimum Receiver Eye Width (jitter tolerance) 0.4 UI
T
RX-EYE-MEDIUM TO
MAX JITTER
Max time between jitter median & max deviation 0.3 UI
T
RX-IDLE-DET-DIFF-
ENTER TIME
Unexpected Idle Enter Detect Threshold Integration Time 10 ms
T
RX-SKEW
Lane to lane input skew 20 ns
Table 10 PCIe AC Timing Characteristics
17 of 49 September 28, 2011
IDT 89HPES64H16 Data Sheet
Figure 5 GPIO AC Timing Waveform
Signal Symbol
Reference
Edge
Min Max Unit
Timing
Diagram
Reference
GPIO
GPIO[31:0]
1
1.
GPIO signals must meet the setup and hold times if they are synchronous or the minimum pulse width if they
are asynchronous.
Tpw_13b
2
2.
The values for this symbol were determined by calculation, not by testing.
None 50 ns See Figure 5.
Table 11 GPIO AC Timing Characteristics
Signal Symbol
Reference
Edge
Min Max Unit
Timing
Diagram
Referenc
e
JTAG
JTAG_TCK Tper_16a none 50.0 ns See Figure 6.
Thigh_16a,
Tlow_16a
10.0 25.0 ns
JTAG_TMS
1
,
JTAG_TDI
1.
The JTAG specification, IEEE 1149.1, recommends that JTAG_TMS should be held at 1 while the signal applied at JTAG_TRST_N
changes from 0 to 1. Otherwise, a race may occur if JTAG_TRST_N is deasserted (going from low to high) on a rising edge of JTAG_TCK
when JTAG_TMS is low, because the TAP controller might go to either the Run-Test/Idle state or stay in the Test-Logic-Reset state.
Tsu_16b JTAG_TCK rising 2.4 ns
Thld_16b 1.0 ns
JTAG_TDO Tdo_16c JTAG_TCK falling 20 ns
Tdz_16c
2
2.
The values for this symbol were determined by calculation, not by testing.
—20ns
JTAG_TRST_N Tpw_16d
2
none 25.0 ns
Table 12 JTAG AC Timing Characteristics
Tpw_13b
EXTCLK
GPIO (asynchronous input)
18 of 49 September 28, 2011
IDT 89HPES64H16 Data Sheet
Figure 6 JTAG AC Timing Waveform
Recommended Operating Supply Voltages
Absolute Maximum Voltage Rating
Warning: For proper and reliable operation in adherence with this data sheet, the device should not exceed the recommended operating voltages
in Table 13. The absolute maximum operating voltages in Table 14 are offered to provide guidelines for voltage excursions outside the recommended
voltage ranges. Device functionality is not guaranteed at these conditions and sustained operation at these values or any exposure to voltages outside
the maximum range may adversely affect device functionality and reliability.
Symbol Parameter Minimum Typical Maximum Unit
V
DD
CORE Internal logic supply 0.9 1.0 1.1 V
V
DD
I/O I/O supply except for SerDes LVPECL/CML 3.0 3.3 3.6 V
V
DD
PE PCI Express Digital Power 0.9 1.0 1.1 V
V
DD
APE PCI Express Analog Power 0.9 1.0 1.1 V
V
TT
PE PCI Express Serial Data Transmit
Termination Voltage
1.425 1.5 1.575 V
V
SS
Common ground 0 0 0 V
Table 13 PES64H16 Operating Voltages
V
DD
Core V
DD
PE V
DD
APE V
TT
PE V
DD
I/O
1.5V 1.5V 1.5V 2.5V 5.0V
Table 14 PES64H16 Absolute Maximum Voltage Rating
Tpw_16d
Tdz_16cTdo_16c
Thld_16b
Tsu_16b
Thld_16b
Tsu_16b
Tlow_16aTlow_16a
Tper_16a
Thigh_16a
JTAG_TCK
JTAG_TDI
JTAG_TMS
JTAG_TDO
JTAG_TRST_N

89HPES64H16ZABL

Mfr. #:
Manufacturer:
IDT
Description:
PCI Interface IC PCIE 64-LANE 16 PORT SWIT
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union