ICS8714008I DATA SHEET FEMTOCLOCK
®
ZERO DELAY BUFFER/CLOCK GENERATOR FOR PCI EXPRESS
TM
AND ETHERNET
ICS8714008DKI REVISION A NOVEMBER 25, 2013 31 ©2013 Integrated Device Technology, Inc.
Package Outline and Package Dimensions
Package Outline - K Suffix for 56-Lead VFQFN
Table 8. Package Dimensions
Reference Document: JEDEC Publication 95, MO-220
NOTE: The following package mechanical drawing is a generic
drawing that applies to any pin count VFQFN package. This drawing
is not intended to convey the actual pin count or pin layout of this
device. The pin count and pin-out are shown on the front page. The
package dimensions are in Table 8.
To p View
Index Area
D
Cham fer 4x
0.6 x 0.6 max
OPTIONAL
Anvil
Singula tion
A
0. 08 C
C
A3
A1
S eating Plan e
E2
E2
2
L
(N
-1)x e
(R ef.)
(Ref.)
N & N
Even
N
e
D2
2
D2
(Ref.)
N & N
Odd
1
2
e
2
(Ty p.)
If N & N
are Even
(N -1)x e
(Re f.)
b
Th er mal
Ba se
N
OR
Anvil
Singulation
or
Sawn
Singulation
N-1N
CHAMFER
1
2
N-1
1
2
N
RADIUS
4
4
Bottom View w/Type C IDBottom View w/Type A ID
There are 2 methods of indicating pin 1 corner at the back of the VFQFN package:
1. Type A: Chamfer on the paddle (near pin 1)
2. Type C: Mouse bite on the paddle (near pin 1)
JEDEC Variation: VJJD-2/-5
All Dimensions in Millimeters
Symbol Minimum Maximum
N 56
A 0.80 1.00
A1 00.05
A3 0.25 Ref.
b 0.18 0.30
N
D
& N
E
14
D & E 8.00 Basic
D2 & E2 2.75 6.80
e 0.50 Basic
L 0.30 0.50
ICS8714008I DATA SHEET FEMTOCLOCK
®
ZERO DELAY BUFFER/CLOCK GENERATOR FOR PCI EXPRESS
TM
AND ETHERNET
ICS8714008DKI REVISION A NOVEMBER 25, 2013 32 ©2013 Integrated Device Technology, Inc.
Ordering Information
Table 9. Ordering Information
Part/Order Number Marking Package Shipping Packaging Temperature
8714008DKILF ICS8714008DIL “Lead-Free” 56-Lead VFQFN Tray -40C to 85C
8714008DKILFT ICS8714008DIL “Lead-Free” 56-Lead VFQFN Tape & Reel -40C to 85C
ICS8714008I DATA SHEET FEMTOCLOCK
®
ZERO DELAY BUFFER/CLOCK GENERATOR FOR PCI EXPRESS
TM
AND ETHERNET
ICS8714008DKI REVISION A NOVEMBER 25, 2013 33 ©2013 Integrated Device Technology, Inc.
Revision History Sheet
Rev Table Page Description of Change Date
A
1, 3
26, 27
Correction on pin 26 label from "V
DD
" to "nc" (not connected). The pin label change will
have no effect on any electrical specifications and will not impact any applications of this
device. Pin 26 can be left connected to board V
DD
or unconnected.
Updated Schematic.
10/9/2013
A 27 Corrected schematic example. 11/25/2013

8714008DKILF

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products Femtoclock
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet