PCA9534 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 4 — 7 November 2017 13 of 27
NXP Semiconductors
PCA9534
8-bit I
2
C-bus and SMBus low power I/O port with interrupt
9. Static characteristics
Table 10. Static characteristics
V
DD
= 2.3 V to 5.5 V; V
SS
=0V; T
amb
=
40
C to +85
C; unless otherwise specified.
Symbol Parameter Conditions Min Typ Max Unit
Supplies
V
DD
supply voltage 2.3 - 5.5 V
I
DD
supply current operating mode; V
DD
=5.5V;
no load; f
SCL
= 100 kHz
- 104 175 A
I
stb
standby current Standby mode; V
DD
= 5.5 V; no load;
f
SCL
= 0 kHz; I/O = inputs
V
I
=V
SS
-0.251 A
V
I
=V
DD
-0.251 A
V
POR
power-on reset voltage no load; V
I
=V
DD
or V
SS
[1]
-1.72.2V
Input SCL; input/output SDA
V
IL
LOW-level input voltage 0.5 - +0.3V
DD
V
V
IH
HIGH-level input voltage 0.7V
DD
-5.5V
I
OL
LOW-level output current V
OL
=0.4V 3 6 - mA
I
L
leakage current V
I
=V
DD
=V
SS
1- +1 A
C
i
input capacitance V
I
=V
SS
- 5 10 pF
I/Os
V
IL
LOW-level input voltage 0.5 - +0.8 V
V
IH
HIGH-level input voltage 2.0 - 5.5 V
I
OL
LOW-level output current V
OL
=0.5V; V
DD
=2.3V
[2]
810- mA
V
OL
=0.7V; V
DD
=2.3V
[2]
10 13 - mA
V
OL
=0.5V; V
DD
=3.0V
[2]
814- mA
V
OL
=0.7V; V
DD
=3.0V
[2]
10 19 - mA
V
OL
=0.5V; V
DD
=4.5V
[2]
817- mA
V
OL
=0.7V; V
DD
=4.5V
[2]
10 24 - mA
V
OH
HIGH-level output voltage I
OH
= 8mA; V
DD
=2.3V
[3]
1.8 - - V
I
OH
= 10 mA; V
DD
=2.3V
[3]
1.7 - - V
I
OH
= 8mA; V
DD
=3.0V
[3]
2.6 - - V
I
OH
= 10 mA; V
DD
=3.0V
[3]
2.5 - - V
I
OH
= 8mA; V
DD
=4.75V
[3]
4.1 - - V
I
OH
= 10 mA; V
DD
=4.75V
[3]
4.0 - - V
I
LI
input leakage current V
I
=V
DD
=V
SS
1- +1 A
C
i
input capacitance - 5 10 pF
Interrupt INT
I
OL
LOW-level output current V
OL
=0.4V 3 - - mA
Select inputs A0, A1, A2
V
IL
LOW-level input voltage 0.5 - 0.8 V
V
IH
HIGH-level input voltage 2.0 - 5.5 V
I
LI
input leakage current 1- 1 A
PCA9534 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 4 — 7 November 2017 14 of 27
NXP Semiconductors
PCA9534
8-bit I
2
C-bus and SMBus low power I/O port with interrupt
[1] V
DD
must be lowered to 0.2 V in order to reset part.
[2] Each I/O must be externally limited to a maximum of 25 mA and the device must be limited to a maximum current of 100 mA.
[3] The total current sourced by all I/Os must be limited to 85 mA.
10. Dynamic characteristics
[1] t
VD;ACK
= time for Acknowledgement signal from SCL LOW to SDA (out) LOW.
[2] t
VD;DAT
= minimum time for SDA data output to be valid following SCL LOW.
[3] C
b
= total capacitance of one bus line in pF.
Table 11. Dynamic characteristics
Symbol Parameter Conditions Standard-mode
I
2
C-bus
Fast-mode I
2
C-bus Unit
Min Max Min Max
f
SCL
SCL clock frequency 0 100 0 400 kHz
t
BUF
bus free time between a STOP and
START condition
4.7 - 1.3 - s
t
HD;STA
hold time (repeated) START condition 4.0 - 0.6 - s
t
SU;STA
set-up time for a repeated START
condition
4.7 - 0.6 - s
t
SU;STO
set-up time for STOP condition 4.0 - 0.6 - s
t
HD;DAT
data hold time 0 - 0 - s
t
VD:ACK
data valid acknowledge time
[1]
0.3 3.45 0.1 0.9 s
t
VD;DAT
data valid time
[2]
300 - 50 - ns
t
SU;DAT
data set-up time 250 - 100 - ns
t
LOW
LOW period of the SCL clock 4.7 - 1.3 - s
t
HIGH
HIGH period of the SCL clock 4.0 - 0.6 - s
t
r
rise time of both SDA and SCL signals - 1000 20 + 0.1C
b
[3]
300 ns
t
f
fall time of both SDA and SCL signals - 300 20 + 0.1C
b
[3]
300 s
t
SP
pulse width of spikes that must be
suppressed by the input filter
- 50 - 50 ns
Port timing
t
v(Q)
data output valid time - 200 - 200 ns
t
su(D)
data input setup time 100 - 100 - ns
t
h(D)
data input hold time 1 - 1 - s
Interrupt timing
t
v(INT_N)
valid time on pin INT -4 - 4s
t
rst(INT_N)
reset time on pin INT -4 - 4s
PCA9534 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 4 — 7 November 2017 15 of 27
NXP Semiconductors
PCA9534
8-bit I
2
C-bus and SMBus low power I/O port with interrupt
Fig 15. Definition of timing
t
SP
t
BUF
t
HD;STA
PP S
t
LOW
t
r
t
HD;DAT
t
f
t
HIGH
t
SU;DAT
t
SU;STA
Sr
t
HD;STA
t
SU;STO
SDA
SCL
002aaa986
0.7 × V
DD
0.3 × V
DD
0.7 × V
DD
0.3 × V
DD
Rise and fall times refer to V
IL
and V
IH
.
Fig 16. I
2
C-bus timing diagram
002aab175
protocol
START
condition
(S)
bit 7
MSB
(A7)
bit 6
(A6)
bit 0
(R/W)
acknowledge
(A)
STOP
condition
(P)
SCL
SDA
t
HD;STA
t
SU;DAT
t
HD;DAT
t
f
t
BUF
t
SU;STA
t
LOW
t
HIGH
t
VD;ACK
t
SU;STO
1
/ f
SCL
t
r
t
VD;DAT
0.3 × V
DD
0.7 × V
DD
0.3 × V
DD
0.7 × V
DD

PCA9534PW,118

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
Interface - I/O Expanders I2C/SMBUS 8BIT LP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union