TJA1044 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 6 — 24 August 2017 22 of 27
NXP Semiconductors
TJA1044
High-speed CAN transceiver with Standby mode
17. Appendix: ISO 11898-2:2016 parameter cross-reference list
Table 11. ISO 11898-2:2016 to NXP data sheet parameter conversion
ISO 11898-2:2016 NXP data sheet
Parameter Notation Symbol Parameter
HS-PMA dominant output characteristics
Single ended voltage on CAN_H V
CAN_H
V
O(dom)
dominant output voltage
Single ended voltage on CAN_L V
CAN_L
Differential voltage on normal bus load V
Diff
V
O(dif)
differential output voltage
Differential voltage on effective resistance during arbitration
Optional: Differential voltage on extended bus load range
HS-PMA driver symmetry
Driver symmetry V
SYM
V
TXsym
transmitter voltage symmetry
Maximum HS-PMA driver output current
Absolute current on CAN_H I
CAN_H
I
O(sc)dom
dominant short-circuit output
current
Absolute current on CAN_L I
CAN_L
HS-PMA recessive output characteristics, bus biasing active/inactive
Single ended output voltage on CAN_H V
CAN_H
V
O(rec)
recessive output voltage
Single ended output voltage on CAN_L V
CAN_L
Differential output voltage V
Diff
V
O(dif)
differential output voltage
Optional HS-PMA transmit dominant timeout
Transmit dominant timeout, long t
dom
t
to(dom)TXD
TXD dominant time-out time
Transmit dominant timeout, short
HS-PMA static receiver input characteristics, bus biasing active/inactive
Recessive state differential input voltage range
Dominant state differential input voltage range
V
Diff
V
th(RX)dif
differential receiver threshold
voltage
V
rec(RX)
receiver recessive voltage
V
dom(RX)
receiver dominant voltage
HS-PMA receiver input resistance (matching)
Differential internal resistance R
Diff
R
i(dif)
differential input resistance
Single ended internal resistance R
CAN_H
R
CAN_L
R
i
input resistance
Matching of internal resistance MR R
i
input resistance deviation
HS-PMA implementation loop delay requirement
Loop delay t
Loop
t
d(TXDH-RXDH)
delay time from TXD HIGH to
RXD HIGH
t
d(TXDL-RXDL)
delay time from TXD LOW to RXD
LOW
Optional HS-PMA implementation data signal timing requirements for use with bit rates above 1 Mbit/s up to
2 Mbit/s and above 2 Mbit/s up to 5 Mbit/s
Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s,
intended
t
Bit(Bus)
t
bit(bus)
transmitted recessive bit width
Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s t
Bit(RXD)
t
bit(RXD)
bit time on pin RXD
Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s t
Rec
t
rec
receiver timing symmetry
TJA1044 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 6 — 24 August 2017 23 of 27
NXP Semiconductors
TJA1044
High-speed CAN transceiver with Standby mode
[1] t
fltr(wake)bus
- bus wake-up filter time, in devices with basic wake-up functionality
HS-PMA maximum ratings of V
CAN_H
, V
CAN_L
and V
Diff
Maximum rating V
Diff
V
Diff
V
(CANH-CANL)
voltage between pin CANH and
pin CANL
General maximum rating V
CAN_H
and V
CAN_L
V
CAN_H
V
CAN_L
V
x
voltage on pin x
Optional: Extended maximum rating VCAN_H and VCAN_L
HS-PMA maximum leakage currents on CAN_H and CAN_L, unpowered
Leakage current on CAN_H, CAN_L I
CAN_H
I
CAN_L
I
L
leakage current
HS-PMA bus biasing control timings
CAN activity filter time, long t
Filter
t
wake(busdom)
[1]
bus dominant wake-up time
CAN activity filter time, short t
wake(busrec)
[1]
bus recessive wake-up time
Wake-up timeout, short t
Wake
t
to(wake)bus
bus wake-up time-out time
Wake-up timeout, long
Timeout for bus inactivity t
Silence
t
to(silence)
bus silence time-out time
Bus Bias reaction time t
Bias
t
d(busact-bias)
delay time from bus active to bias
Table 11. ISO 11898-2:2016 to NXP data sheet parameter conversion
ISO 11898-2:2016 NXP data sheet
Parameter Notation Symbol Parameter
TJA1044 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet Rev. 6 — 24 August 2017 24 of 27
NXP Semiconductors
TJA1044
High-speed CAN transceiver with Standby mode
18. Revision history
Table 12. Revision history
Document ID Release date Data sheet status Change notice Supersedes
TJA1044 v.6.1 20170824 Product data sheet - TJA1044 v.5.1
Modifications:
Added variants TJA1044GT/3 and TJA1044GTK/3 with V
IO
pin that interface directly with 3 V and
5 V microcontrollers.
Table 2: added parameters V
uvd(swoff)(VCC)
, V
IO
, I
IO
, V
uvd(swoff)(VIO)
; amended I
CC
Amended Figure 8 and Figure 9; added Figure 7
No changes to product specifications of existing non-V
IO
variants
Updated to comply with ISO 11898-2:2016 and SAE J22884-1 through SAE J2284-5 specifications:
Table 7
: conditions added to parameters R
i
, R
i
and R
i(dif)
; values/conditions changed for
parameters I
CC
, V
rec(RX)
, V
dom(RX)
, I
O(sc)dom
Additional measurement taken at f
TXD
= 1 MHz and 2.5 MHz for parameter V
TXsym
; see Table 7
and Figure 9
Table 8: values/conditions changed for parameter t
fltr(wake)bus
Figure 4: thresholds clarified
Figure 5
: title changed
Section 2.1: text of last entry amended
Table 5, Table note 2 added
Amended Figure 4 and Figure 6
Section 12.2: reference updated
TJA1044 v.5.1 20160523 Product data sheet - TJA1044 v.4
TJA1044 v.4 20150710 Product data sheet - TJA1044 v.3
TJA1044 v.3 20141119 Product data sheet - TJA1044 v.2
TJA1044 v.2 20131030 Product data sheet - TJA1044 v.1
TJA1044 v.1 20130530 Preliminary data sheet - -

TJA1044GTK/3Z

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
CAN Interface IC TJA1044GTK/HVSON8//3/REEL 13 Q1 NDP SSB
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union