XCR3384XL-10PQG208I

XCR3384XL: 384 Macrocell CPLD
4 www.xilinx.com DS024 (v2.0) March 31, 2006
Product Specification
R
Internal Timing Parameters
(1,2)
Symbol Parameter
-7 -10 -12
UnitMin. Max. Min. Max. Min. Max.
Buffer Delays
T
IN
Input buffer delay - 2.5 - 3.3 - 4.0 ns
T
FIN
Fast input buffer delay - 2.7 - 3.3 - 3.3 ns
T
GCK
Global clock buffer delay - 1.0 - 1.3 - 1.5 ns
T
OUT
Output buffer delay - 2.5 - 3.2 - 3.8 ns
T
EN
Output buffer enable/disable delay - 4.5 - 5.2 - 6.0 ns
Internal Register and Combinatorial Delays
T
LDI
Latch transparent delay - 1.3 - 1.6 - 2.0 ns
T
SUI
Register setup time 0.8 - 1.0 - 1.2 - ns
T
HI
Register hold time 0.3 - 0.5 - 0.7 - ns
T
ECSU
Register clock enable setup time 2.0 - 2.5 - 3.0 - ns
T
ECHO
Register clock enable hold time 3.0 - 4.5 - 5.5 - ns
T
COI
Register clock to output delay - 1.0 - 1.3 - 1.6 ns
T
AOI
Register async. S/R to output delay - 2.0 - 2.0 - 2.2 ns
T
RAI
Register async. recovery - 5.0 - 7.0 - 8.0 ns
T
PTCK
Product term clock delay - 2.0 - 2.5 - 3.0 ns
T
LOGI1
Internal logic delay (single p-term) - 2.0 - 2.5 - 3.0 ns
T
LOGI2
Internal logic delay (PLA OR term) - 2.5 - 3.5 - 4.2 ns
Feedback Delays
T
F
ZIA delay - 3.1 - 4.0 - 5.0 ns
Time Adders
T
LOGI3
Fold-back NAND delay - 2.0 - 2.5 - 3.0 ns
T
UDA
Universal delay - 2.2 - 2.8 - 3.5 ns
T
SLEW
Slew rate limited delay - 4.0 - 5.0 - 6.0 ns
Notes:
1. These parameters guaranteed by design and/or characterization, not testing.
2. See the CoolRunner XPLA3 family data sheet (
DS012) for timing model.
XCR3384XL: 384 Macrocell CPLD
DS024 (v2.0) March 31, 2006 www.xilinx.com 5
Product Specification
R
Switching Characteristics
Figure 3: AC Load Circuit
DS023_03_102401
Component Values
R1 390Ω
R2 390Ω
C1 35 pF
Measurement S1 S2
T
POE
(High)
T
POE
(Low)
T
P
Open Closed
Closed Open
Closed
Closed
V
CC
V
OUT
V
IN
C1
R1
R2
S1
S2
Note: For T
POD
, C1 = 5 pF. Delay measured at
output level of V
OL
+ 300 mV, V
OH
– 300 mV.
Figure 4: Derating Curve for T
PD2
6.3
6.4
6.5
6.0
6.1
6.2
6.6
6.7
6.8
6.9
7.0
7.1
7.2
124816
DS024_04_061802
Number of Adjacent Outputs Switching
3.3V, 25°C
(ns)
Figure 5: Voltage Waveform
90%
10%
1.5 ns 1.5 ns
DS017_05_042800
+3.0V
0V
Measurements:
All circuit delays are measured at the +1.5V level of
inputs and outputs, unless otherwise specified.
T
R
T
L
XCR3384XL: 384 Macrocell CPLD
6 www.xilinx.com DS024 (v2.0) March 31, 2006
Product Specification
R
Pin Descriptions
Table 2: XCR3384XL User I/O Pins
TQ144
(1)
PQ208 FT256 FG324
Tota l Us e r
I/O Pins
118 172 212 220
Notes:
1. XCR3384XL TQ144 JTAG pins are not compatible with other
members of the CoolRunner XPLA3 family in the TQ144
package.
Table 3: XCR3384XL I/O Pins
Function
Block
Macro-
cell TQ144
(1)
PQ208 FT256 FG324
1 1 94 - E15 G22
12- -F13H20
13-13E16H21
14-15F14J19
1 5 93 16 F15 J21
16- ---
17- ---
18- ---
19- ---
110- - - -
111- - - -
112- - - -
1139217G12J22
114- 18G15K19
115- 19G13K21
1169120F16K22
21-12E14G21
229611D16G19
2 3 97 10 F12 F22
24989C16F21
2 5 99 8 E13 F20
26- ---
27- ---
28- ---
29- ---
210- - - -
211- - - -
212- - - -
2 13 100 - D15 E22
2 14 101 7 D14 E21
2 15 102 6 B16 F19
2 16 103 - C15 E20
3 1 - 21 G14 L19
3 2 - 22 G16 L20
33- -H13L21
3490--M20
3 5 89 24 H12 M19
36- -- -
37- -- -
38- -- -
39- -- -
310- - - -
311- - - -
312- - - -
3 13 - 25 H15 M22
3148826H14N22
315- 27H16N21
3168728J14N19
411044A16D22
421063E12C22
4 3 107 - - B21
44110-C14B20
4 5 111 207 D13 C19
46- -- -
47- -- -
48- -- -
49- -- -
410- - - -
411- - - -
412- - - -
4 13 112 206 A15 B19
4 14 113 205 B15 A20
4 15 114 204 B14 C18
4 16 116 203 C13 B18
51-29J15P22
5286
(1,2)
30
(2)
J13
(2)
P20
(2)
53-31J16P19
54- -L14R22
5 5 84 - K15 R21
56- -- -
57- -- -
58- -- -
59- -- -
510- - - -
511- - - -
Table 3: XCR3384XL I/O Pins (Continued)
Function
Block
Macro-
cell TQ144
(1)
PQ208 FT256 FG324

XCR3384XL-10PQG208I

Mfr. #:
Manufacturer:
Xilinx
Description:
CPLD - Complex Programmable Logic Devices XCR3384XL-10PQG208I
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union