74AUP1T97
Low-power configurable gate with voltage-level translator
Rev. 6 — 28 March 2017 Product data sheet
1 General description
The 74AUP1T97 provides low-power, low-voltage configurable logic gate functions. The
output state is determined by eight patterns of 3-bit input. The user can choose the logic
functions MUX, AND, OR, NAND, NOR, inverter and buffer. All inputs can be connected
to V
CC
or GND.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 2.3 V to 3.6 V.
The 74AUP1T97 is designed for logic-level translation applications with input switching
levels that accept 1.8 V low-voltage CMOS signals, while operating from either a single
2.5 V or 3.3 V supply voltage.
The wide supply voltage range ensures normal operation as battery voltage drops from
3.6 V to 2.3 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing the damaging backflow current through the
device when it is powered down.
Schmitt trigger inputs make the circuit tolerant to slower input rise and fall times across
the entire V
CC
range.
2 Features and benefits
Wide supply voltage range from 2.3 V to 3.6 V
High noise immunity
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5 000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1 000 V
Low static power consumption; I
CC
= 1.5 μA (maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial power-down mode operation
Multiple package options
Specified from -40 °C to +85 °C and -40 °C to +125 °C
Nexperia
74AUP1T97
Low-power configurable gate with voltage-level translator
74AUP1T97 All information provided in this document is subject to legal disclaimers. © Nexperia B.V. 2017. All rights reserved.
Product data sheet Rev. 6 — 28 March 2017
2 / 23
3 Ordering information
Table 1. Ordering information
PackageType number
Temperature
range
Name Description Version
74AUP1T97GW -40 °C to +125 °C SC-88 plastic surface-mounted package; 6 leads SOT363
74AUP1T97GM -40 °C to +125 °C XSON6 plastic extremely thin small outline package;
no leads; 6 terminals; body 1 x 1.45 x 0.5 mm
SOT886
74AUP1T97GF -40 °C to +125 °C XSON6 plastic extremely thin small outline package;
no leads; 6 terminals; body 1 x 1 x 0.5 mm
SOT891
74AUP1T97GN -40 °C to +125 °C XSON6 extremely thin small outline package; no leads;
6 terminals; body 0.9 x 1.0 x 0.35 mm
SOT1115
74AUP1T97GS -40 °C to +125 °C XSON6 extremely thin small outline package; no leads;
6 terminals; body 1.0 x 1.0 x 0.35 mm
SOT1202
74AUP1T97GX -40 °C to +125 °C X2SON6 plastic thermal extremely thin small
outline package; no leads; 6 terminals;
body 1 x 0.8 x 0.35 mm
SOT1255
74AUP1T97UK -40 °C to +125 °C WLCSP6 wafer level chip-scale package; 6 bumps;
0.65 x 0.44 x 0.27 mm
SOT1454-1
4 Marking
Table 2. Marking
Type number Marking code
[1]
74AUP1T97GW 59
74AUP1T97GM 59
74AUP1T97GF 59
74AUP1T97GN 59
74AUP1T97GS 59
74AUP1T97GX 59
74AUP1T97UK 9
[1] The pin 1 indicator is located on the lower left corner of the device, below the marking code.
Nexperia
74AUP1T97
Low-power configurable gate with voltage-level translator
74AUP1T97 All information provided in this document is subject to legal disclaimers. © Nexperia B.V. 2017. All rights reserved.
Product data sheet Rev. 6 — 28 March 2017
3 / 23
5 Pinning information
5.1 Pinning
Table 3. Pinning
74AUP1T97
B C
GND
A Y
001aag500
1
2
3
6
V
CC
5
4
Figure 1. Pin configuration SOT363 (SC-88)
74AUP1T97
GND
001aag501
B
A
V
CC
C
Y
Transparent top view
2
3
1
5
4
6
Figure 2. Pin configuration SOT886 (XSON6)
74AUP1T97
GND
001aag502
B
A
V
CC
C
Y
Transparent top view
2
3
1
5
4
6
Figure 3. Pin configuration SOT891, SOT1115 and
SOT1202 (XSON6)
6
V
CCGND
4
1
3
2
B C
A Y
5
74AUP1T97
Transparent top view
aaa-019832
Figure 4. Pin configuration SOT1255 (X2SON6)
A
2
Transparent top view
1
B
C
ball A1
index area
74AUP1T97UK
aaa-018292
Figure 5. Pin configuration SOT1454-1 (WLCSP6)
A
2
Transparent top view
1
B
C
B
GND
A
C
V
CC
Y
74AUP1T97UK
aaa-018293
Figure 6. Ball mapping for SOT1454-1 (WLCSP6)

74AUP1T97GS,132

Mfr. #:
Manufacturer:
Nexperia
Description:
Logic Gates CONFIG 4.6 V 20 mA
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union