CY7C132, CY7C136
CY7C136A, CY7C142,
CY7C146
2K x 8 Dual-Port Static RAM
Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600
Document #: 38-06031 Rev. *H Revised October 14, 2011
Features
True dual-ported memory cells that enable simultaneous reads
of the same memory location
2K x 8 organization
0.65 micron CMOS for optimum speed and power
High speed access: 15 ns
Low operating power: I
CC
= 110 mA (maximum)
Fully asynchronous operation
Automatic power-down
Master CY7C132/CY7C136/CY7C136A
[1]
easily expands data
bus width to 16 or more bits using slave CY7C142/CY7C146
BUSY output flag on CY7C132/CY7C136/CY7C136A;
BUSY input on CY7C142/CY7C146
INT flag for port to port communication (52-Pin PLCC/PQFP
versions)
CY7C136, CY7C136A, and CY7C146 available in 52-pin
PLCC and 52-pin PQFP packages
Pb-free packages available
Functional Description
The CY7C132, CY7C136, CY7C136A, CY7C142, and CY7C146
are high speed CMOS 2K x 8 dual-port static RAMs. Two ports
are provided to permit independent access to any location in
memory. The CY7C132, CY7C136, and CY7C136A can be used
as either a standalone 8-bit dual-port static RAM or as a
MASTER dual-port RAM, in conjunction with the
CY7C142/CY7C146 SLAVE dual-port device. They are used in
systems that require 16-bit or greater word widths. This is the
solution to applications that require shared or buffered data, such
as cache memory for DSP, bit-slice, or multiprocessor designs.
Each port has independent control pins; chip enable (CE
), write
enable (R/W
), and output enable (OE). BUSY flags are provided
on each port. In addition, an interrupt flag (INT
) is provided on
each port of the 52-pin PLCC version. BUSY
signals that the port
is trying to access the same location currently being accessed
by the other port. On the PLCC version, INT is an interrupt flag
indicating that data is placed in an unique location (7FF for the
left port and 7FE for the right port).
An automatic power-down feature is controlled independently on
each port by the chip enable (CE
) pins.
R/W
L
BUSY
L
CE
L
OE
L
A
10L
A
0L
A
0R
A
10R
R/W
R
CE
R
OE
R
CE
R
OE
R
CE
L
OE
L
R/W
L
R/W
R
I/O
7L
I/O
0L
I/O
7R
I/O
0R
BUSY
R
INT
L
INT
R
ARBITRATION
LOGIC
(7C132/7C136 ONLY)
AND
INTERRUPTLOGIC
(7C136/7C146ONLY)
CONTROL
I/O
CONTROL
I/O
MEMORY
ARRAY
ADDRESS
DECODER
ADDRESS
DECODER
[2]
[3]
[3]
[2]
Logic Block Diagram
Notes
1. CY7C136 and CY7C136A are functionally identical.
2. CY7C132/CY7C136/CY7C136A (Master): BUSY
is open drain output and requires pull up resistor. CY7C142/CY7C146 (Slave): BUSY is input.
3. Open drain outputs; pull up resistor required.
CY7C132, CY7C136
CY7C136A, CY7C142,
CY7C146
Document #: 38-06031 Rev. *H Page 2 of 17
Pinouts
Figure 1. 52-Pin PLCC (Top View) Figure 2. 52-Pin PQFP (Top View)
Selection Guide
Specification
7C136-15
[4]
7C146-15
7C132-25
[4]
7C136-25
7C142-25
7C146-25
7C132-30
7C136-30
7C142-30
7C146-30
7C132-35
7C136-35
7C142-35
7C146-35
7C132-45
7C136-45
7C142-45
7C146-45
7C132-55
7C136-55
7C136A-5
5
7C142-55
7C146-55
Unit
Maximum Access Time
15 25 30 35 45 55 ns
Maximum Operating Current Com’l/Ind 190 170 170 120 120 110 mA
Maximum Standby Current Com’l/Ind
75 65 65 45 45 35 mA
Shaded areas contain preliminary information.
1
V
CC
OE
R
A
0R
8
9
10
11
12
13
14
15
16
17
18
19
20
46
45
44
43
42
41
40
39
38
37
36
35
34
2122 23 24 25 26 27 28 29 30 31 32 33
7 6 5 4 3 2 52 51 50 49 48 47
A
1R
A
2R
A
3R
A
4R
A
5R
A
6R
A
7R
A
8R
A
9R
NC
I/O
7R
A
1L
A
2L
A
3L
A
4L
A
5L
A
6L
A
7L
A
8L
A
9L
I/O
0L
I/O
1L
I/O
2L
I/O
3L
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
4L
5L
6L
7L
0R
1R
2R
3R
4R
5R
6R
NC
GND
OE
BUSY
INT
A
R/W
CE
R/W
BUSY
INT
0L
L
L
L
L
L
CE
R
R
R
R
7C136/7C136A
7C146
A
10L
A
10R
46
1
2
3
4
5
6
7
8
9
10
11
12
13
39
38
37
36
35
34
33
32
31
30
29
28
27
1415 16 17 18 19 20 21 22 23 24 25 26
52 51 50 49 48 47 45 44 43 42 41 40
V
CC
OE
BUSY
INT
A
R/W
CE
R/W
BUSY
INT
0L
L
L
L
L
L
CE
R
R
R
R
OE
R
A
0R
A
1R
A
2R
A
3R
A
4R
A
5R
A
6R
A
7R
A
8R
A
9R
NC
I/O
7R
A
1L
A
2L
A
3L
A
4L
A
5L
A
6L
A
7L
A
8L
A
9L
I/O
0L
I/O
1L
I/O
2L
I/O
3L
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
4L
5L
6L
7L
0R
1R
2R
3R
4R
5R
6R
NC
GND
7C136/7C136A
7C146
A
10L
A
10R
Note:
4. 15 ns and 25 ns version available in PQFP and PLCC packages only.
CY7C132, CY7C136
CY7C136A, CY7C142,
CY7C146
Document #: 38-06031 Rev. *H Page 3 of 17
Maximum Ratings
Exceeding maximum ratings may impair the useful life of the
device. These user guidelines are not tested.
Storage temperature ................................ –65 °C to +150 °C
Ambient temperature with
Power Applied .......................................... –55 °C to +125 °C
Supply voltage to ground potential
(Pin 48 to Pin 24)..........................................–0.5 V to +7.0 V
DC voltage applied to outputs
in High Z State..............................................–0.5 V to +7.0 V
DC input voltage...........................................–3.5 V to +7.0 V
Output current into outputs (LOW) ..............................20 mA
Static discharge voltage.......................................... > 2001 V
(per MIL-STD-883, Method 3015)
Latch up Current.................................................... > 200 mA
Operating Range
Range Ambient Temperature V
CC
Commercial 0 °C to +70 °C 5 V ± 10%
Industrial –40 °C to +85 °C 5 V ± 10%
Notes
5. BUSY
and INT pins only.
6. Duration of the short circuit should not exceed 30 seconds.
7. At f = f
MAX
, address and data inputs are cycling at the maximum frequency of read cycle of 1/t
rc
and using AC Test Waveforms input levels of GND to 3 V.
Electrical Characteristics
Over the Operating Range
Parameter Description Test Conditions
7C136-15
[4]
7C146-15
7C132-30
[4]
7C136-25,
30
7C142-30
7C146-25,
30
7C132-35,4
5
7C136-35,4
5
7C142-35,4
5
7C146-35,4
5
7C132-55
7C136-55
7C136A-55
7C142-55
7C146-55
Unit
Min Max Min Max Min Max Min Max
V
OH
Output HIGH
voltage
V
CC
= Min, I
OH
= –4.0 mA 2.4 2.4 2.4 2.4 V
V
OL
Output LOW
voltage
I
OL
= 4.0 mA 0.40.40.40.4V
I
OL
= 16.0 mA
[5]
0.50.50.50.5
V
IH
Input HIGH
voltage
2.2 2.2 2.2 2.2 V
V
IL
Input LOW
voltage
0.80.80.80.8V
I
IX
Input load current GND < V
I
< V
CC
–5 +5 5+55+55+5A
I
OZ
Output leakage
current
GND < V
O
< V
CC
, Output Disabled –5 +5 5+55+55+5A
I
OS
Output short
circuit current
[6]
V
CC
= Max, V
OUT
= GND –350 350 350 350 mA
I
CC
V
CC
Operating
Supply Current
CE = V
IL
, Outputs Open,
f = f
MAX
[7]
Com’l/
Ind’l
190 170 120 110 mA
I
SB1
Standby current
both ports, TTL
Inputs
CE
L
and CE
R
> V
IH
,
f = f
MAX
[7]
Com’l/
Ind’l
75 65 45 35 mA
I
SB2
Standby Current
One Port,
TTL Inputs
CE
L
or CE
R
> V
IH
,
Active Port Outputs Open,
f = f
MAX
[7]
Com’l/
Ind’l
135 115 90 75 mA
I
SB3
Standby Current
Both Ports,
CMOS Inputs
Both Ports CE
L
and
CE
R
> V
CC
– 0.2 V, V
IN
> V
CC
– 0.2 V
or V
IN
< 0.2 V, f = 0
Com’l/
Ind’l
15 15 15 15 mA
I
SB4
Standby Current
One Port,
CMOS Inputs
One Port CE
L
or CE
R
> V
CC
– 0.2 V,
V
IN
> V
CC
– 0.2 V or V
IN
< 0.2 V,
Active Port Outputs Open, f = f
MAX
[7]
Com’l/
Ind’l
125 105 85 70 mA

CY7C136-25JXCT

Mfr. #:
Manufacturer:
Cypress Semiconductor
Description:
IC SRAM 16K PARALLEL 52PLCC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union