AD7490SRU-EP-RL7

AD7490-EP Data Sheet
Rev. A | Page 4 of 12
Parameter Test Conditions/Comments Min Typ Max Unit
LOGIC OUTPUTS
Output High Voltage, V
OH
I
SOURCE
= 200 µA V
0.2 V
Output Low Voltage, V
OL
I
SINK
= 200 µA 0.4 V
Floating State Leakage Current WEAK/
TRI
bit set to 0 ±10 µA
Floating State Output Capacitance
2
WEAK/
TRI
bit set to 0 10 pF
Output Coding Coding bit set to 1 Straight (natural) binary
Coding bit set to 0 Twos complement
CONVERSION RATE
Conversion Time 16 SCLK cycles, SCLK = 20 MHz 800 ns
Track-and-Hold Acquisition Time Sine wave input 300 ns
Full-scale step input 300 ns
Throughput Rate 1 MSPS
POWER REQUIREMENTS
V
DD
4.75 5.25 V
V
DRIVE
2.7 5.25 V
I
DD
Digital inputs = 0 V or V
DRIVE
Normal Mode (Static) SCLK on or off 600 µA
Normal Mode (Operational) f
SCLK
= 20 MHz 2.5 mA
(f
S
= Maximum Throughput)
Auto Standby Mode f
SAMPLE
= 500 kSPS 1.55 mA
Static
100
µA
Auto Shutdown Mode
f
SAMPLE
= 250 kSPS
960
µA
Static 0.5 µA
Full Shutdown Mode SCLK on or off 0.02 0.5 µA
Power Dissipation
Normal Mode (Operational) f
SCLK
= 20 MHz 12.5 mW
Auto Standby Mode (Static) 460 µW
Auto Shutdown Mode (Static) 2.5 µW
Full Shutdown Mode 2.5 µW
1
Specifications apply for f
SCLK
up to 20 MHz. However, for serial interfacing requirements, see the Timing Specifications section.
2
Guaranteed by characterization.
Data Sheet AD7490-EP
Rev. A | Page 5 of 12
TIMING SPECIFICATIONS
V
DD
= 4.75 V to 5.25 V, V
DRIVE
V
DD
, REF
IN
= 2.5 V; T
A
= T
MIN
to T
MAX
, unless otherwise noted.
Table 2. Timing Specifications
1
Parameter Limit at T
MIN
, T
MAX
Unit Description
f
SCLK
2
10 kHz min
20 MHz max
t
CONVERT
16 × t
SCLK
t
QUIET
50 ns min Minimum quiet time required between bus relinquish and start of next conversion
t
2
10 ns min
CS
to SCLK setup time
t
3
3
14
ns max
Delay from
CS
until DOUT three-state disabled
t
3
b
4
20 ns max Delay from
CS
to DOUT valid
t
4
3
40 ns max Data access time after SCLK falling edge
t
5
0.4 × t
SCLK
ns min SCLK low pulse width
t
6
0.4 × t
SCLK
ns min SCLK high pulse width
t
7
15 ns min SCLK to DOUT valid hold time
t
8
5
15/50 ns min/max SCLK falling edge to DOUT high impedance
t
9
20 ns min DIN setup time prior to SCLK falling edge
t
10
5 ns min DIN hold time after SCLK falling edge
t
11
20 ns min 16
th
SCLK falling edge to
CS
high
t
12
1 µs max Power-up time from full power-down/auto shutdown/auto standby modes
1
Guaranteed by characterization. All input signals are specified with t
R
= t
F
= 5 ns (10% to 90% of V
DD
) and timed from a voltage level of 1.6 V (see Figure 2).
2
The mark/space ratio for the SCLK input is 40/60 to 60/40.
3
Measured with the load circuit of Figure 2 and defined as the time required for the output to cross 0.4 V or 0.7 V
DRIVE
.
4
t
3
b represents a worst-case figure for having ADD3 available on the DOUT line, that is, if the AD7490-EP goes back into three-state at the end of a conversion and some
other device takes control of the bus between conversions, the user has to wait a maximum time of t
3
b before having ADD3 valid on the DOUT line. If the DOUT line is
weakly driven to ADD3 between conversions, the user typically has to wait 12 ns at 5 V after the
CS
falling edge before seeing ADD3 valid on DOUT.
5
t
8
is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapolated
back to remove the effects of charging or discharging the 25 pF capacitor. This means that the time, t
8
, quoted in the timing characteristics, is the true bus relinquish
time of the part and is independent of the bus loading.
200µA I
OL
200µA I
OH
1.6V
TO OUTPUT
PIN
C
L
25pF
08936-002
Figure 2. Load Circuit for Digital Output Timing Specifications
AD7490-EP Data Sheet
Rev. A | Page 6 of 12
ABSOLUTE MAXIMUM RATINGS
T
A
= 25°C, unless otherwise noted.
Table 3.
Parameter Rating
V
DD
to GND 0.3 V to +7 V
V
DRIVE
to GND 0.3 V to V
DD
+ 0.3 V
Analog Input Voltage to GND 0.3 V to V
DD
+ 0.3 V
Digital Input Voltage to GND 0.3 V to +7 V
Digital Output Voltage to GND 0.3 V to V
DD
+ 0.3 V
REF
IN
to GND 0.3 V to V
DD
+ 0.3 V
Input Current to Any Pin Except Supplies
1
±10 mA
Operating Temperature Ranges
Enhanced Plastic (EP Version) 55°C to +125°C
Storage Temperature Range 65°C to +150°C
Junction Temperature 150°C
TSSOP Package, Power Dissipation 450 mW
θ
JA
Thermal Impedance
97.9°C/W (TSSOP)
θ
JC
Thermal Impedance
14°C/W (TSSOP)
Lead Temperature, Soldering
Vapor Phase (60 sec) 215°C
Infrared (15 sec) 220°C
ESD 1 kV
1
Transient currents of up to 100 mA do not cause SCR latch-up.
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
ESD CAUTION

AD7490SRU-EP-RL7

Mfr. #:
Manufacturer:
Description:
Analog to Digital Converters - ADC 12-BIT 16CH IC w/ Sequence
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet