74AHC_AHCT374_3 © NXP B.V. 2008. All rights reserved.
Product data sheet Rev. 03 — 12 June 2008 9 of 17
NXP Semiconductors
74AHC374; 74AHCT374
Octal D-type flip-flop; positive edge-trigger; 3-state
[1] Typical values are measured at nominal supply voltage (V
CC
= 3.3 V and V
CC
= 5.0 V).
[2] t
pd
is the same as t
PLH
and t
PHL
.
[3] t
en
is the same as t
PZH
and t
PZL
.
[4] t
dis
is the same as t
PHZ
and t
PLZ
.
[5] C
PD
is used to determine the dynamic power dissipation (P
D
in µW).
P
D
=C
PD
× V
CC
2
× f
i
× N+Σ(C
L
× V
CC
2
× f
o
) where:
f
i
= input frequency in MHz;
f
o
= output frequency in MHz;
C
L
= output load capacitance in pF;
V
CC
= supply voltage in V;
N = number of inputs switching;
Σ(C
L
× V
CC
2
× f
o
) = sum of the outputs.
t
h
hold time Dn to CP; see Figure 8
V
CC
= 3.0 V to 3.6 V 2.0 - - 2.0 - 2.0 - ns
V
CC
= 4.5 V to 5.5 V 2.0 - - 2.0 - 2.0 - ns
C
PD
power
dissipation
capacitance
f
i
= 1 MHz; V
I
= GND to V
CC
[5]
-10- - - - -pF
74AHCT374; V
CC
= 4.5 V to 5.5 V
t
pd
propagation
delay
CP to Qn; see Figure 6 and
Figure 8
[2]
C
L
= 15 pF - 4.3 9.4 1.0 10.5 1.0 12.0 ns
C
L
= 50 pF - 5.6 10.4 1.0 11.5 1.0 13.0 ns
t
en
enable time OE to Qn; see Figure 7
[3]
C
L
= 15 pF - 3.5 10.2 1.0 11.5 1.0 13.0 ns
C
L
= 50 pF - 4.8 11.2 1.0 12.5 1.0 14.0 ns
t
dis
disable time OE to Qn; see Figure 7
[4]
C
L
= 15 pF - 3.6 10.2 1.0 11.0 1.0 13.0 ns
C
L
= 50 pF - 5.7 11.2 1.0 12.0 1.0 14.0 ns
f
max
maximum
frequency
see Figure 6
C
L
= 15 pF 90 140 - 80 - 80 - MHz
C
L
= 50 pF 85 130 - 75 - 75 - MHz
t
W
pulse width CP HIGH or LOW;
see
Figure 6
6.5 - - 6.5 - 6.5 - ns
t
su
set-up time Dn to CP; see Figure 8 2.5 - - 2.5 - 2.5 - ns
t
h
hold time Dn to CP; see Figure 8 2.5 - - 2.5 - 2.5 - ns
C
PD
power
dissipation
capacitance
f
i
= 1 MHz; V
I
= GND to V
CC
[5]
-12- - - - -pF
Table 7. Dynamic characteristics
…continued
Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 9.
Symbol Parameter Conditions 25 °C 40 °C to +85 °C 40 °C to +125 °C Unit
Min Typ
[1]
Max Min Max Min Max
74AHC_AHCT374_3 © NXP B.V. 2008. All rights reserved.
Product data sheet Rev. 03 — 12 June 2008 10 of 17
NXP Semiconductors
74AHC374; 74AHCT374
Octal D-type flip-flop; positive edge-trigger; 3-state
10.1 Waveforms
Measurement points are given in Table 8.
V
OL
and V
OH
are typical voltage output levels that occur with the output load.
Fig 6. Clock pulse width, maximum frequency and input to output propagation delays
001aac426
CP input
Qn
output
t
PHL
t
PLH
t
W
V
OH
V
I
GND
V
OL
V
M
V
M
1/f
max
Measurement points are given in Table 8.
V
OL
and V
OH
are typical voltage output levels that occur with the output load.
Fig 7. Enable and disable times
mna813
t
PLZ
t
PHZ
outputs
disabled
outputs
enabled
V
Y
V
X
outputs
enabled
Qn output
LOW-to-OFF
OFF-to-LOW
Qn output
HIGH-to-OFF
OFF-to-HIGH
OE input
V
OL
V
OH
V
CC
V
I
V
M
GND
GND
t
PZL
t
PZH
V
M
V
M
74AHC_AHCT374_3 © NXP B.V. 2008. All rights reserved.
Product data sheet Rev. 03 — 12 June 2008 11 of 17
NXP Semiconductors
74AHC374; 74AHCT374
Octal D-type flip-flop; positive edge-trigger; 3-state
Measurement points are given in Table 8.
The shaded areas indicate when the input is permitted to change for predictable output performance.
V
OL
and V
OH
are typical voltage output levels that occur with the output load.
Fig 8. Data set-up and hold times
mna202
GND
GND
t
h
t
h
t
su
t
su
V
M
V
M
V
M
V
I
V
OH
V
OL
V
I
Qn output
CP input
Dn input
Table 8. Measurement points
Type Input Output
V
M
V
M
V
X
V
Y
74AHC374 0.5 × V
CC
0.5 × V
CC
V
OL
+ 0.3 V V
OH
0.3 V
74AHCT374 1.5 V 0.5 × V
CC
V
OL
+ 0.3 V V
OH
0.3 V

74AHC374PW,118

Mfr. #:
Manufacturer:
Nexperia
Description:
Flip Flops OCTAL D FLIP FLOP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union