Video Clock Synthesizer with I
2
C Programmable Delay
MDS ICS1523 ZC 10 Revision 020811
Integrated Device Technology, Inc.Tech Support: www.idt.com/go/clockhelp
ICS1523
Section 9 Output Termination
9.1 PECL Description
The ICS1523 PECL outputs consist of open-drain,
current-source, pull-down transistors. An external
resistor network permits complete flexibility of logic
levels and source impedance. This section describes
the design procedure to select the resistor values and
the pull-down current for these devices.
9.2 PECL Output Structure
The output stage and external circuitry are shown
below in Figure 9-1. The output devices are open-drain
pull-downs. The two output transistors switch
differentially, steering the current source
(programmable via RSET) from one output to the other.
Figure 9-1 PECL Termination Network
For the high logic level, the output transistor is off, so
the logic level is set by the ratio of R
A
and R
B
and the
voltage VAA. Generally, VAA will be equal to VDD.
For logic low, the pull-down transistor turns on, pulling
the output voltage down to the low logic level.
Decoupling capacitor C1 should be a 0.01µF
high-frequency ceramic unit, and all power pins on the
ICS1523 should also be decoupled with similar
capacitors.
9.3 PECL Design Assumptions
All referenced voltages in this application note are
positive and referenced to the GND pin of the chip.
However, negative logic levels can be generated by
level shifting, i.e. connecting the VDD pin of the device
to system ground and the GND pin to a negative
voltage.
All logic levels must be between GND and the lesser of
VAA and VDD. Then, nodal equations are written, with
resistances transformed into conductances.
RSET
ICS1523
R
B
CLK+ (Pin 21)
Destination
Device
or CLK/2+ (Pin 23)
CLK– (Pin 20)
or CLK/2– (Pin 22)
IREF (Pin 24)
V
DD
I
PECL
V
CC
R
A
R
B
R
A
0.1μF0.1μF
I
PECL
*
*
* Coaxial cable, microstrip, or stripline, with Z
0
= R
L
. Typically,
coaxial cable, microstrip, or stripline is not required if the distance
from the ICS1523 to the PECL load is short (that is, < 3 cm).
C
1
Video Clock Synthesizer with I
2
C Programmable Delay
MDS ICS1523 ZC 11 Revision 020811
Integrated Device Technology, Inc.Tech Support: www.idt.com/go/clockhelp
ICS1523
9.4 PECL Example
Determine V
OL
and V
OH
for target device, as follows
(see also Figure 9-1):
1.
Choose Z
O
2. RA = (VCC * Z
O
) / VOH
3. RB = (Z
O
* RA) / (RA - Z
O
)
4.
RSET=(16.661E-3 -(VCC/RA)+(VOL/RA)+(VOL/RB))
2.4E-6
For more detailed equations regarding PECL
termination, please see the MAN09 application note on
the IDT web site.
Section 10 SSTL_3 Outputs
The ICS1523 incorporates SSTL_3 outputs on FUNC
(pin 15), CLK/2 (pin 16), and CLK (pin 17).
10.1 Unterminated Outputs
In the ICS1523, unterminated SSTL_3 output pins
display exponential transitions similar to those of
rectangular pulses presented to RC loads. The 10 to
90% rise time is typically 1.6 ns, and the corresponding
fall time is typically 700 ps. This asymmetry and
external capacitive loading contribute to duty cycle
distortion at higher output frequencies. Typically, no
termination is required for either the LOCK/REF,
FUNC, and CLK/2 outputs. The CLK output works up to
approximately 135 MHz, and normally requires no
termination.
10.2 Terminated Outputs
SSTL_3 outputs are intended to be terminated into low
impedances to reduce the effect of external circuit
capacitance. Use of transmission line techniques
enables use of longer traces between source and
driver without increasing ringing due to reflections.
Where external capacitance is minimal and substantial
voltage swing is required to meet LVTTL V
IH
and V
OL
requirements, the intrinsic rise and fall times of
ICS1523 SSTL_3 outputs are only slightly improved by
termination in a low impedance.
Figure 10-1 SSTL_3 Outputs
The ICS1523s SSTL_3 output source impedance is
typically less than 60Ω. Termination impedance of 100Ω
reduces output swing by less than 30% which is more
than enough to drive a single LVTTL load.
10.3 Using SSTL_3 Outputs with CMOS
or LVTTL Inputs
Per EIA/JESD8-8, SSTL_3 outputs are intended to
provide a moderate voltage swing across a
low-impedance load at the end of a transmission line.
However, if an SSTL_3 output is connected directly to a
destination LVTTL-compatible input, it can provide
nearly rail-to-rail swings (from 0 to 3.3 V). The
equivalent source impedance of these outputs is
typically 30 to 50Ω. The FUNC and LOCK/REF signals
are both at the input HSYNC frequency rate. As a
result, if these signals are directly connected to a
destination LVTTL-compatible input, this direct
connection does not typically result in signal
degradation.
The CLK and CLK/2 signals operate at much higher
frequency rates. and if they are directly connected to a
destination LVTTL-compatible input, they can exhibit
distortion. For example, their waveforms can appear as
though some shunt capacitance is present across the
output load. This equivalent RC effect limits the highest
frequency at which the SSTL_3 outputs can be used.
For these applications, the PECL outputs must be used
instead.
IDT recommends traces less than 3 cm for all
high-frequency signals.
ICS1523
SSTL_3 Output
VDD
150Ω
330Ω
Single
LVTTL
Load
Video Clock Synthesizer with I
2
C Programmable Delay
ICS1523
MDS ICS1523 ZC 12 Revision 020811
Integrated Device Technology, Inc.Tech Support: www.idt.com/go/clockhelp
Section 11 Programming
11.1 Industry-Standard I
2
C Serial Bus: Data Format
Figure 11-1 ICS1523 Data Format for I
2
C 2-Wire Serial Bus
Note:
1 - Lower nibble of the I
2
C register automatically increments after each successive data byte is written to
or read from the ICS1523.
2 - Upper nibble of the I
2
C register does not automatically increment, and the software must explicitly
re-address the ICS1523. The software:
Must NOT just index 0 and then do all the I/O as one-byte transactions.
Must break the transactions into at least two separate bus transactions:
(1) 00 to 08 (2) 10 to 12
Repeat STAR
T
NO Acknow ledge

ICS1523MT

Mfr. #:
Manufacturer:
Description:
IC VIDEO CLK SYNTHESIZER 24-SOIC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet