31
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T2098/108/118/128 2.5V HIGH-SPEED TeraSync™ DDR/SDR FIFO 20-BIT/10-BIT CONFIGURATIONS
32K x 20/64K x 10, 64K x 20/128K x 10, 128K x 20/256K x 10, 256K x 20/512K x 10
FEBRUARY 13, 2009
Figure 11. Write Cycle and Full Flag Timing in Double Data Rate Mode (IDT Standard Mode)
NOTES:
1. t
SKEW2 is the minimum time between a falling RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH (after one WCLK cycle plus tWFF). If the time between the falling edge of the RCLK and the rising edge of WCLK
is less than t
SKEW2, then FF deassertion may be delayed one extra WCLK cycle.
2. OE = LOW, EF = HIGH.
3. WCS = LOW, RCS = LOW, WSDR = HIGH and RSDR = HIGH.
4. WCLK must be free running for FF to update.
Data Read
Q
0
-
Q
19
5996 drw14
t
A
12
NO WRITE
D
0
-
D
19
RCLK
WCLK
WEN
FF
t
CLKL2
t
CLKH2
t
CLK2
t
SKEW2
(1)
12
t
SKEW2
(1)
REN
NO WRITE
Dx
t
DS
t
DS
t
DH
Dx+1
t
DH
Dx+2 Dx+3
t
WFF
t
WFF
t
WFF
t
WFF
t
ENH
t
ENS
t
ENH
t
ENS
t
A
Data in Output Register Next Data Read Next Data
t
A
t
A
Next Data Read
t
DS
t
DS
t
DH
t
DH
32
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T2098/108/118/128 2.5V HIGH-SPEED TeraSync™ DDR/SDR FIFO 20-BIT/10-BIT CONFIGURATIONS
32K x 20/64K x 10, 64K x 20/128K x 10, 128K x 20/256K x 10, 256K x 20/512K x 10
FEBRUARY 13, 2009
Figure 12. Read Cycle, Output Enable, Empty Flag and First Data Word Latency (IDT Standard Mode)
NOTES:
1. tSKEW1 is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH (after one RCLK cycle plus tREF). If the time between the
rising edge of WCLK and the rising edge of RCLK is less than tSKEW1, then EF deassertion may be delayed one extra RCLK cycle.
2. First data word latency = tSKEW1 + 1*TRCLK + tREF.
3. RCS is LOW.
4. RCLK must be free running for EF to update.
5996 drw15
D0 - D19
t
DS
t
DH
D
0
D
1
t
DS
t
DH
NO OPERATION
RCLK
REN
EF
t
CLK1
t
CLKH1
t
CLKL1
t
ENH
t
REF
t
A
t
OLZ
Q0 - Q19
OE
WCLK
(1)
t
SKEW1
WEN
t
ENS
t
ENS
t
ENH
1
2
t
OLZ
NO OPERATION
LAST WORD
D
0
D
1
t
ENS
t
ENH
t
OHZ
LAST WORD
t
REF
t
ENH
t
ENS
t
A
t
A
t
REF
t
ENS
t
ENH
WCS
t
OE
t
WCSS
t
WCSH
33
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T2098/108/118/128 2.5V HIGH-SPEED TeraSync™ DDR/SDR FIFO 20-BIT/10-BIT CONFIGURATIONS
32K x 20/64K x 10, 64K x 20/128K x 10, 128K x 20/256K x 10, 256K x 20/512K x 10
FEBRUARY 13, 2009
Figure 13. Read Cycle, Output Enable, Empty Flag and First Data Word Latency in Double Data Rate Mode (IDT Standard Mode)
NOTES:
1. t
SKEW2 is the minimum time between a falling WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH (after one RCLK cycle plus tREF). If the time between the falling edge of WCLK and the rising edge of RCLK
is less than t
SKEW2, then EF deassertion may be delayed one extra RCLK cycle.
2. REN = LOW.
3. First data word latency = t
SKEW1 + 1*tRCLK + tREF.
4. RCS = LOW, WSDR = HIGH and RSDR = HIGH.
5. RCLK must be free running for EF to update.
t
OLZ
t
REF
t
REF
D
n
D
n
D
0
t
A
D
1
t
OHZ
t
OLZ
Q
0-
Q
19
EF
OE
WCLK
WEN
D
0
-D
19
5996 drw16
D
0
D
1
t
DH
t
DS
t
DS
t
DH
t
ENS
t
ENH
t
REF
t
A
RCLK
12
t
SKEW2
(1)
t
CLK2
t
CLKH2
t
CLKL2
t
OE
t
A
WCS
t
WCSS
t
WCSH
t
A
D
n
-
1
NO Read NO Read NO Read NO Read

IDT72T2098L6-7BB

Mfr. #:
Manufacturer:
Description:
IC FIFO 262X20 2.5V 6-7NS 208BGA
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union